UCC21521 ZHCSFM4 - OCTOBER 2016 # UCC21521 具有使能功能的 4A/6A、5.7 kV<sub>RMS</sub> 隔离式双通道栅极驱动器 # 1 特性 - 通用:双路低侧、双路高侧或半桥驱动器 - 工作温度范围: -40°C 至 +125°C - 开关参数: - 19ns 典型传播延迟 - 10ns 最小脉冲宽度 - 5ns 最大延迟匹配度 - 5ns 最大脉宽失真度 - 共模瞬态抗扰度 (CMTI) 大于 100 V/ns - 浪涌抗扰度高达 12.8kV - 隔离栅寿命 > 40 年 - 4A 峰值拉电流, 6A 峰值灌电流输出 - TTL 和 CMOS 兼容输入 - 3V 至 18V 输入 VCCI 范围,可连接数字和模拟控制器 - 高达 25V 的 VDD 输出驱动电源 - 5V、8V、12V VDD UVLO 选项 - 可通过编程的重叠和死区时间 - 抑制短于 5ns 的输入脉冲和瞬态噪声 - 可针对电源排序快速使能 - 宽体小外形尺寸集成电路 (SOIC)-16 (DW) 封装 - 安全相关及管理批准: - 8000 V<sub>PK</sub> 隔离,符合 DIN V VDE V 0884-10 (VDE V0884-10):2006-12 标准 - 符合 UL 1577 标准且长达 1 分钟的 5700 V<sub>RMS</sub> 隔离 - CSA 组件验收通知 5A, IEC 60950-1 和 IEC 60601-1 终端设备标准(计划) - 通过 GB4943.1-2011 CQC 认证(计划) #### 2 应用 - 离线交流-直流电源中的隔离式转换器 - 服务器、电信、IT 和工业基础设施 - 电机驱动和直流-交流太阳能逆变器 - LED 照明 - 感应加热 - 不间断电源 (UPS) - HEV 和 BEV 电池充电器 # 3 说明 UCC21521 是一款隔离式双通道栅极驱动器,具有 4A 峰值拉电流和 6A 峰值灌电流。该器件设计用于驱动高达 5MHz 的功率 MOSFET、IGBT 和 SiC MOSFET,具有一流的传播延迟和脉宽失真度。 输入侧通过一个 $5.7~kV_{RMS}$ 增强型隔离栅与两个输出驱动器隔离,共模瞬态抗扰度 (CMTI) 的最小值为 100V/ns。两个二次侧驱动器之间采用内部功能隔离,支持高达 $1500~V_{DC}$ 的工作电压。 该驱动器可配置为两个低侧驱动器、两个高侧驱动器或一个死区时间 (DT) 可编程的半桥驱动器。EN 引脚拉低时会同时关闭两个输出,悬空或拉高时可使器件恢复正常运行。作为一种故障安全机制,一次侧逻辑故障会强制两个输出为低电平。 此器件接受高达 25V 的 VDD 电源电压。3V 到 18V 的 宽输入电压 VCCI 范围使得该驱动器适用于连接数字和模拟控制器。所有电源电压引脚均具有欠压闭锁 (UVLO) 保护。 凭借上述所有高级 特性, UCC21521 能够满足各类电源应用中对于高效率、高电源密度和稳健性的 要求。 # 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | |-------------|--------------|------------------| | UCC21521ADW | DW SOIC (16) | 10.30mm x 7.50mm | | UCC21521DW | DW SOIC (16) | 10.30mm x 7.50mm | | UCC21521CDW | DW SOIC (16) | 10.30mm x 7.50mm | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 #### 功能框图 # 目录 | 1 | 特性 1 | | 7.5 CMTI Testing | 1 | |---|-----------------------------------------------------|----|--------------------------------|----| | 2 | 应用 1 | 8 | Detailed Description | 18 | | 3 | 说明 1 | | 8.1 Overview | 18 | | 4 | 修订历史2 | | 8.2 Functional Block Diagram | 18 | | 5 | Pin Configuration and Functions | | 8.3 Feature Description | 19 | | 6 | Specifications4 | | 8.4 Device Functional Modes | 2 | | • | 6.1 Absolute Maximum Ratings | 9 | Application and Implementation | 2 | | | 6.2 ESD Ratings | | 9.1 Application Information | 2 | | | 6.3 Recommended Operating Conditions | | 9.2 Typical Application | 2 | | | 6.4 Thermal Information | 10 | Power Supply Recommendations | 36 | | | 6.5 Power Ratings | 11 | Layout | 37 | | | 6.6 Insulation Specifications | | 11.1 Layout Guidelines | | | | 6.7 Safety-Related Certifications | | 11.2 Layout Example | 38 | | | 6.8 Safety-Limiting Values | 12 | 器件和文档支持 | 40 | | | 6.9 Electrical Characteristics | | 12.1 文档支持 | | | | 6.10 Switching Characteristics9 | | 12.2 认证 | 40 | | | 6.11 Insulation Characteristics Curves | | 12.3 接收文档更新通知 | 4 | | | 6.12 Typical Characteristics | | 12.4 社区资源 | 40 | | 7 | Parameter Measurement Information 16 | | 12.5 商标 | 40 | | | 7.1 Propagation Delay and Pulse Width Distortion 16 | | 12.6 静电放电警告 | 40 | | | 7.2 Rising and Falling Time | | 12.7 Glossary | 40 | | | 7.3 Input and Enable Response Time 16 | 13 | 机械、封装和可订购信息 | 40 | | | 7.4 Programable Dead Time17 | | | | # 4 修订历史 | 日期 | 修订版本 | 注释 | |----------|------|--------| | 2016年10月 | * | 最初发布版本 | # 5 Pin Configuration and Functions ### **Pin Functions** | F | PIN | Ι/O <sup>(1)</sup> | DESCRIPTION | | | |------|-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0(*) | DESCRIPTION | | | | | | | Programmable dead time function. | | | | DT | 6 | I | Tying DT to VCCI allows the outputs to overlap. Leaving DT open sets the dead time to <15 ns. Placing a $500\text{-}\Omega$ to $500\text{-}k\Omega$ resistor (R $_{DT}$ ) between DT and GND adjusts dead time according to: DT (in ns) = 10 x R $_{DT}$ (in k $\Omega$ ). It is recommended to parallel a ceramic capacitor, 2.2nF or above, with R $_{DT}$ to achieve better noise immunity. | | | | EN | 5 | I | Enable both driver outputs if asserted high or left open, disable the output if set low. This pin is pulled high internally if left open. It is recommended to tie this pin to VCCI if not used to achieve better noise immunity. | | | | GND | 4 | Р | Primary-side ground reference. All signals in the primary side are referenced to this ground. | | | | INA | 1 | I | Input signal for A channel. INA input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. | | | | INB | 2 | I | Input signal for B channel. INB input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. | | | | NC | 7 | _ | No connection. | | | | NC | 12 | _ | No connection. | | | | NC | 13 | - | No connection. | | | | OUTA | 15 | 0 | Output of driver A. Connect to the gate of the A channel FET or IGBT. | | | | OUTB | 10 | 0 | Output of driver B. Connect to the gate of the B channel FET or IGBT. | | | | VCCI | 3 | Р | Primary-side supply voltage. Locally decoupled to GND using a low ESR/ESL capacitor located as close to the device as possible. | | | | VCCI | 8 | Р | Primary-side supply voltage. This pin is internally shorted to pin 3. | | | | VDDA | 16 | Р | Secondary-side power for driver A. Locally decoupled to VSSA using a low ESR/ESL capacitor located as close to the device as possible. | | | | VDDB | 11 | Р | Secondary-side power for driver B. Locally decoupled to VSSB using low ESR/ESL capacitor located as close to the device as possible. | | | | VSSA | 14 | Р | Ground for secondary-side driver A. Ground reference for secondary side A channel. | | | | VSSB | 9 | Р | Ground for secondary-side driver B. Ground reference for secondary side B channel. | | | <sup>(1)</sup> P = Power, G= Ground, I= Input, O= Output ## 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|---------------------------------------------------|------| | Input bias pin supply voltage | VCCI to GND | -0.3 | 20 | V | | Driver bias supply | VDDA-VSSA, VDDB-VSSB | -0.3 | 30 | V | | river bias supply output signal voltage | OUTA to VSSA, OUTB to VSSB | -0.3 | V <sub>VDDA</sub> +0.3,<br>V <sub>VDDB</sub> +0.3 | V | | Output signal voltage | OUTA to VSSA, OUTB to VSSB, Transient for 200 ns | -2 | V <sub>VDDA</sub> +0.3,<br>V <sub>VDDB</sub> +0.3 | V | | onut signal voltage | INA, INB, EN, DT to GND | -0.3 | V <sub>VCCI</sub> +0.3 | V | | input signal voltage | INA, INB Transient for 50ns | -5 | V <sub>VCCI</sub> +0.3 | V | | Output signal voltage Input signal voltage Channel to channel voltage unction temperature, T, (2) | VSSA-VSSB, VSSB-VSSA | | 1500 | V | | Junction temperature, T <sub>J</sub> <sup>(2)</sup> | · | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) To maintain the recommended operating conditions for T<sub>J</sub>, see the Thermal Information. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |----------------|---------------------------------|--------------------------------|------|-----|------| | VCCI | VCCI Input supply voltage | VCCI Input supply voltage | | 18 | V | | VDDA,<br>VDDB | | 5-V UVLO version - UCC21521ADW | 6.5 | 25 | V | | | Driver output bias supply | 8-V UVLO version - UCC21521DW | 9.2 | 25 | V | | | 12-V UVLO version - UCC21521CDW | | 14.7 | 25 | V | | T <sub>A</sub> | Ambient Temperature | | -40 | 125 | °C | | TJ | Junction Temperature | Junction Temperature | | 130 | °C | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | UCC21521 | LINUT | |------------------------|----------------------------------------------|--------------|-------| | | I HERMAL METRIC" | DW-16 (SOIC) | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 78.1 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 11.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 48.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 12.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 48.4 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. # 6.5 Power Ratings | | | | VALUE | UNIT | |------------------|---------------------------------------------------|-------------------------------------------------------------------------------------|-------|------| | $P_D$ | Power dissipation by UCC21521 | | 1.05 | W | | $P_{DI}$ | Power dissipation by transmitter side of UCC21521 | VCCI = 18 V, VDDA/B = 12 V, INA/B = 3.3 V,<br>3 MHz 50% duty cycle square wave 1-nF | 0.05 | W | | $P_{DA}, P_{DB}$ | Power dissipation by each driver side of UCC21521 | load | 0.5 | W | ### 6.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | | |-------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--| | CLR | External clearance <sup>(1)</sup> | Shortest terminal to terminal distance through air | > 8 | mm | | | CPG | External creepage <sup>(1)</sup> | Shortest terminal to terminal distance across the package surface | > 8 | mm | | | DTI | Distance through insulation | Distance through internal isolation (internal clearance) | >21 | μm | | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | V | | | | Material group | According to IEC 60664-1 | I | | | | | Overvoltage category per | Rated mains voltage ≤ 600 V <sub>RMS</sub> | I-IV | | | | | IEC 60664-1 | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | 1-111 | | | | DIN V VDE | 0884-10 (VDE V 0884-10): 2006- | 2012 <sup>(2)</sup> | | | | | $V_{IORM}$ | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 2121 | $V_{PK}$ | | | ., | Maximum isolation working | Time described dislocation benefit described (Co. 2014) | 1500 | V <sub>RMS</sub> | | | $V_{IOWM}$ | voltage | Time dependent dielectric breakdown (TDDB) test, (See 图 1) | 2121 | $V_{DC}$ | | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 sec (qualification)<br>t = 1 sec (100% production) | 8000 | $V_{PK}$ | | | V <sub>IOSM</sub> | Maximum surge isolation voltage (3) | Test method per IEC 60065, 1.2/50 $\mu$ s waveform, $V_{TEST} = 1.6$ $\times V_{IOSM} = 12800 V_{PK}$ (qualification) | 8000 | $V_{PK}$ | | | | | Method a, After Input/Output safety test subgroup 2/3. V <sub>ini</sub> = V <sub>IOTM</sub> , t <sub>ini</sub> = 60s; | <5 | | | | | | $V_{pd(m)} = 1.2 \text{ X } V_{IORM} = 2545 \text{ V}_{PK}, t_m = 10s$ | | | | | | | Method a, After environmental tests subgroup 1. $V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ; | <5 | рС | | | q <sub>pd</sub> | Apparent charge (4) | $V_{pd(m)} = 1.6 \text{ X } V_{IORM} = 3394 \text{ V}_{PK}, t_m = 10s$ | | | | | | | Method b1; At routine test (100% production) and preconditioning (type test) $V_{ini} = V_{IOTM}; t_{ini} = 1s;$ $V_{pd(m)} = 1.875 * V_{IORM} = 3977 V_{PK}, t_m = 1s$ | <5 | | | | C <sub>IO</sub> | Barrier capacitance, input to output (5) | $V_{IO} = 0.4 \sin (2\pi ft), f = 1 MHz$ | 1.2 | pF | | | | - | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | | R <sub>IO</sub> | Isolation resistance, input to | $V_{IO} = 500 \text{ V at } 100^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$ | > 10 <sup>11</sup> | Ω | | | | output | V <sub>IO</sub> = 500 V at T <sub>S</sub> =150°C | > 10 <sup>9</sup> | | | | | Pollution degree | | 2 | | | | | Climatic category | | 40/125/21 | | | | UL 1577 | <u> </u> | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO} = 5700 V_{RMS}$ , t = 60 sec. (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO} = 6840 V_{RMS}$ , t = 1 sec (100% production) | 5700 | V <sub>RMS</sub> | | <sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications. <sup>(2)</sup> This coupler is suitable for basic electrical insulation only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. <sup>(3)</sup> Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. <sup>(4)</sup> Apparent charge is electrical discharge caused by a partial discharge (pd). <sup>(5)</sup> All pins on each side of the barrier tied together creating a two-terminal device. 6.7 Safety-Related Certifications | | and the state of t | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--| | VDE | CSA | UL | CQC | | | | | | Certified according to<br>DIN VDE V 0884-10<br>(VDE V 0884-10):2006-<br>12 and DIN EN 60950-1<br>(VDE 0805 Teil 1):2011-<br>01 | Approved under CSA Component<br>Acceptance Notice 5A, IEC 60950-1 and<br>IEC 60601-1 | Certified according to UL<br>1577 Component<br>Recognition Program | Certified according to GB 4943.1-<br>2011 | | | | | | Reinforced Insulation<br>Maximum Transient<br>Isolation voltage, 8000<br>V <sub>PK</sub> ; Maximum Repetitive<br>Peak Isolation Voltage,<br>2121 V <sub>PK</sub> ; Maximum<br>Surge Isolation Voltage,<br>8000 V <sub>PK</sub> | Reinforced insulation per CSA 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed. | Single protection, 5700 V <sub>RMS</sub> | Reinforced Insulation,<br>Altitude ≤ 5000 m,<br>Tropical Climate | | | | | | Certification number: 40040142 | Agency Qualification Planned | File number: E181974 | Agency Qualification Planned | | | | | # 6.8 Safety-Limiting Values Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures. | | PARAMETER | TEST CONDITIONS | SIDE | MIN | TYP | MAX | UNIT | |----------------|------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------|------| | I <sub>S</sub> | Safety output supply current | $R_{\theta,JA}$ = 78.1°C/W, VDDA/B = 12 V <sup>(1)</sup> , $T_A$ = 25°C, $T_J$ = 150°C See $≅$ 2 | DRIVER A,<br>DRIVER B | | | 64 | mA | | | current | $R_{\theta JA} = 78.1$ °C/W, VDDA/B = 25 V <sup>(1)</sup> , $T_A = 25$ °C, $T_J = 150$ °C | DRIVER A,<br>DRIVER B | | | 31 | mA | | | | | INPUT | | | 50 | | | D | Cofoty cumply power | $R_{\theta JA} = 78.1^{\circ}C/W, T_A = 25^{\circ}C, T_J = 150^{\circ}C$ | DRIVER A | | | 775 | ~\^/ | | P <sub>S</sub> | Safety supply power | See 图 3 | DRIVER B | | | 775 | mW | | | | | TOTAL | | | 1600 | | | T <sub>S</sub> | Safety temperature | | | | | 150 | °C | <sup>(1)</sup> VDDA=VDDB=12V is used for the test condition of 5V and 8V UVLO, and VDDA=VDDB=25V is used for 12V UVLO. The maximum safety temperature is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a High-K test board for leaded surface mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance. ## 6.9 Electrical Characteristics $V_{VCCI}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from VCCI to GND, $V_{VDDA}$ = $V_{VDDB}$ = 12 V or 15V<sup>(1)</sup>, 1- $\mu$ F capacitor from VDDA and VDDB to VSSA and VSSB, $T_A$ = -40°C to +125°C, (unless otherwise noted) | SUPPLY CUR<br>I <sub>VCCI</sub><br>I <sub>VDDA</sub> , | RENTS VCCI quiescent current | | | | | | |--------------------------------------------------------|---------------------------------------------|----------------------------------------------------|------|------|------|----| | - | VCCI quiescent current | | | | | | | l. on | • | V <sub>INA</sub> = 0 V, V <sub>INB</sub> = 0 V | | 1.5 | 2.0 | mA | | I <sub>VDDB</sub> | VDDA and VDDB quiescent current | V <sub>INA</sub> = 0 V, V <sub>INB</sub> = 0 V | | 1.0 | 1.8 | mA | | I <sub>vccı</sub> | VCCI per channel operating current | f = 500 kHz, C <sub>OUT</sub> = 100 pF | | 2.0 | | mA | | I <sub>VDDA</sub> , | VDDA and VDDB aparation aureant | f = 500 kHz, C <sub>OUT</sub> = 100 pF,<br>VDD=12V | | 2.5 | | mA | | I <sub>VDDB</sub> | VDDA and VDDB operating current | f = 500 kHz, C <sub>OUT</sub> = 100 pF,<br>VDD=15V | | 3.0 | | mA | | SUPPLY VOL | TAGE UNDERVOLTAGE THRESHOL | DS | | | | | | V <sub>VCCI_ON</sub> | Rising threshold | | 2.55 | 2.7 | 2.85 | V | | V <sub>VCCI_OFF</sub> | Falling threshold VCCI_OFF | | 2.35 | 2.5 | 2.65 | V | | V <sub>VCCI_HYS</sub> | Threshold hysteresis | | | 0.2 | | V | | UCC21521AD | W UVLO THRESHOLDS (5-V UVLO \ | /ERSION) | | | • | | | V <sub>VDDA_ON</sub> ,<br>V <sub>VDDB_ON</sub> | Rising threshold VDDA_ON, VDDB_ON | | 5.2 | 5.8 | 6.3 | V | | V <sub>VDDA_OFF</sub> ,<br>V <sub>VDDB_OFF</sub> | Falling threshold VDDA_OFF, VDDB_OFF | | 4.9 | 5.5 | 6 | V | | V <sub>VDDA_HYS</sub> ,<br>V <sub>VDDB_HYS</sub> | Threshold hysteresis | | | 0.3 | | V | | UCC21521DW | UVLO THRESHOLDS (8-V UVLO VE | ERSION) | | | | | | V <sub>VDDA_ON</sub> ,<br>V <sub>VDDB_ON</sub> | Rising threshold VDDA_ON, VDDB_ON | | 8 | 8.5 | 9 | V | | V <sub>VDDA_OFF</sub> ,<br>V <sub>VDDB_OFF</sub> | Falling threshold VDDA_OFF, VDDB_OFF | | 7.5 | 8 | 8.5 | V | | V <sub>VDDA_HYS</sub> ,<br>V <sub>VDDB_HYS</sub> | Threshold hysteresis | | | 0.5 | | V | | UCC21521CD | W UVLO THRESHOLDS (12-V UVLO | VERSION) | | | | | | V <sub>VDDA_ON</sub> ,<br>V <sub>VDDB_ON</sub> | Rising threshold VDDA_ON, VDDB_ON | | 12.5 | 13.5 | 14.5 | V | | V <sub>VDDA_OFF</sub> ,<br>V <sub>VDDB_OFF</sub> | Falling threshold VDDA_OFF, VDDB_OFF | | 11.5 | 12.5 | 13.5 | V | | V <sub>VDDA_HYS</sub> ,<br>V <sub>VDDB_HYS</sub> | Threshold hysteresis | | | 1.0 | | V | | INA and INB | | | | | | | | V <sub>INAH</sub> , V <sub>INBH</sub> | Input high threshold voltage | | 1.6 | 1.8 | 2 | V | | V <sub>INAL</sub> , V <sub>INBL</sub> | Input low threshold voltage | | 0.8 | 1 | 1.2 | V | | V <sub>INA_HYS</sub> ,<br>V <sub>INB_HYS</sub> | Input threshold hysteresis | | | 0.8 | | V | | V <sub>INA</sub> , V <sub>INB</sub> | Negative transient, ref to GND, 50 ns pulse | Not production tested, bench test only | -5 | | | V | | EN THRESHO | LDS | | | | 1 | | | V <sub>ENH</sub> | Enable high voltage | | 2.0 | | | V | | V <sub>ENL</sub> | Enable low voltage | | | | 0.8 | V | <sup>(1)</sup> VDDA=VDDB=12V is used for the test condition of 5V and 8V UVLO, and VDDA=VDDB=15V is used for 12V UVLO. # **Electrical Characteristics (continued)** $V_{VCCI}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from VCCI to GND, $V_{VDDA}$ = $V_{VDDB}$ = 12 V or 15V<sup>(1)</sup>, 1- $\mu$ F capacitor from VDDA and VDDB to VSSA and VSSB, $T_A$ = -40°C to +125°C, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|-------|------| | OUTPUT | | | | | | | | I <sub>OA+</sub> , I <sub>OB+</sub> | Peak output source current | $C_{VDD}$ = 10 $\mu$ F, $C_{LOAD}$ = 0.18 $\mu$ F, f = 1 kHz, bench measurement | | 4 | | Α | | I <sub>OA-</sub> , I <sub>OB-</sub> | Peak output sink current | $C_{VDD}$ = 10 $\mu$ F, $C_{LOAD}$ = 0.18 $\mu$ F, f = 1 kHz, bench measurement | | 6 | | Α | | R <sub>OHA</sub> , R <sub>OHB</sub> | Output resistance at high state | I <sub>OUT</sub> = -10 mA, T <sub>A</sub> = 25°C, R <sub>OHA</sub> , R <sub>OHB</sub> do not represent drive pullup performance. See t <sub>RISE</sub> in Switching Characteristics and Output Stage for details. | | 5 | | Ω | | R <sub>OLA</sub> , R <sub>OLB</sub> | Output resistance at low state | I <sub>OUT</sub> = 10 mA, T <sub>A</sub> = 25°C | | 0.55 | | Ω | | V <sub>OHA</sub> , V <sub>OHB</sub> | Output voltage at high state | $V_{VDDA}$ , $V_{VDDB}$ = 12 V, $I_{OUT}$ = -10 mA, $T_A$ = 25°C | | 11.95 | | V | | V <sub>OLA</sub> , V <sub>OLB</sub> | Output voltage at low state | V <sub>VDDA</sub> , V <sub>VDDB</sub> = 12 V, I <sub>OUT</sub> = 10 mA, T <sub>A</sub> = 25°C | | 5.5 | | mV | | DEADTIME AND OVERLAP PROGRAMMING | | | | | | | | | | Pull DT pin to VCCI | Overlap de | termined by IN | A INB | - | | Dead time | | DT pin is left open, min spec<br>characterized only, tested for<br>outliers | 0 | 8 | 15 | ns | | | | $R_{DT} = 20 \text{ k}\Omega$ | 160 | 200 | 240 | ns | # 6.10 Switching Characteristics $V_{VCCI}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from VCCI to GND, $V_{VDDA}$ = $V_{VDDB}$ = 12 V or 15V<sup>(1)</sup>, 1- $\mu$ F capacitor from VDDA and VDDB to VSSA and VSSB, $T_A$ = -40°C to +125°C, (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>RISE</sub> | Output rise time, 20% to 80% measured points | C <sub>OUT</sub> = 1.8 nF | | 6 | 16 | ns | | t <sub>FALL</sub> | Output fall time, 90% to 10% measured points | C <sub>OUT</sub> = 1.8 nF | | 7 | 12 | ns | | t <sub>PWmin</sub> | Minimum pulse width | Output off for less than minimum, C <sub>OUT</sub> = 0 pF | | | 20 | ns | | t <sub>PDHL</sub> | Propagation delay from INx to OUTx falling edges | | | 19 | 30 | ns | | t <sub>PDLH</sub> | Propagation delay from INx to OUTx rising edges | | | 19 | 30 | ns | | t <sub>PWD</sub> | Pulse width distortion t <sub>PDLH</sub> - t <sub>PDHL</sub> | | | | 5 | ns | | t <sub>DM</sub> | Propagation delays matching between VOUTA, VOUTB | f = 100 kHz | | | 5 | ns | | CMTI | Static common-mode transient immunity (See CMTI Testing) | Slew rate of GND versus VSSA and VSSB, INA and INB both are tied to GND or VCCI | 100 | | | V/ns | <sup>(1)</sup> VDDA=VDDB=12V is used for the test condition of 5V and 8V UVLO, and VDDA=VDDB=15V is used for 12V UVLO. #### 6.11 Insulation Characteristics Curves 图 2. Thermal Derating Curve for Safety-Related Limiting Current (Current in Each Channel with Both Channels Running Simultaneously) 图 3. Thermal Derating Curve for Safety-Related Limiting Power ## 6.12 Typical Characteristics $VDD = 12 \text{ V for 5V and 8V UVLO, VDDA} = 15 \text{ V for 12V UVLO, VCCI} = 3.3 \text{ V, } \\ T_A = 25 ^{\circ}\text{C, No load. (unless otherwise noted)} \\ T_A = 25 ^{\circ}\text{C, No load.} ^{\circ}$ # Typical Characteristics (接下页) # Typical Characteristics (接下页) # Typical Characteristics (接下页) # Typical Characteristics (接下页) ZHCSFM4 – OCTOBER 2016 www.ti.com.cn # TEXAS INSTRUMENTS #### 7 Parameter Measurement Information #### 7.1 Propagation Delay and Pulse Width Distortion $\boxtimes$ 32 shows how one calculates pulse width distortion ( $t_{PWD}$ ) and delay matching ( $t_{DM}$ ) from the propagation delays of channels A and B. It can be measured by ensuring that both inputs are in phase and disabling the dead time function by shorting the DT Pin to VCC. 图 32. Overlapping Inputs, Dead Time Disabled ### 7.2 Rising and Falling Time $\boxtimes$ 33 shows the criteria for measuring rising ( $t_{RISE}$ ) and falling ( $t_{FALL}$ ) times. For more information on how short rising and falling times are achieved see Output Stage 图 33. Rising and Falling Time Criteria ### 7.3 Input and Enable Response Time 图 34 shows the response time of the enable function. For more information, see Enable Pin . 图 34. Enable Pin Timing # 7.4 Programable Dead Time Leaving the DT pin open or tying it to GND through an appropriate resistor ( $R_{DT}$ ) sets a dead-time interval. For more details on dead time, refer to Programmable Dead Time (DT) Pin . 图 35. Dead-Time Switching Parameters # 7.5 CMTI Testing 图 36. Simplified CMTI Testing Setup # 8 Detailed Description #### 8.1 Overview In order to switch power transistors rapidly and reduce switching power losses, high-current gate drivers are often placed between the output of control devices and the gates of power transistors. There are several instances where controllers are not capable of delivering sufficient current to drive the gates of power transistors. This is especially the case with digital controllers, since the input signal from the digital controller is often a 3.3-V logic signal capable of only delivering a few mA. The UCC21521 is a flexible dual gate driver which can be configured to fit a variety of power supply and motor drive topologies, as well as drive several types of transistors, including SiC MOSFETs. UCC21521 has many features that allow it to integrate well with control circuitry and protect the gates it drives such as: resistor-programmable dead time (DT) control, an EN pin, and under voltage lock out (UVLO) for both input and output voltages. The UCC21521 also holds its outputs low when the inputs are left open or when the input pulse is not wide enough. The driver inputs are CMOS and TTL compatible for interfacing to digital and analog power controllers alike. Each channel is controlled by its respective input pins (INA and INB), allowing full and independent control of each of the outputs. ### 8.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated ## 8.3 Feature Description #### 8.3.1 VDD, VCCI, and Under Voltage Lock Out (UVLO) The UCC21521 has an internal under voltage lock out (UVLO) protection feature on the supply circuit blocks between the VDD and VSS pins for both outputs. When the VDD bias voltage is lower than $V_{VDD\_OFF}$ at device start-up or lower than $V_{VDD\_OFF}$ after start-up, the VDD UVLO feature holds the effected output low, regardless of the status of the input pins (INA and INB). When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs (Illustrated in $\ 37$ ). In this condition, the upper PMOS is resistively held off by $R_{Hi-Z}$ while the lower NMOS gate is tied to the driver output through $R_{CLAMP}$ . In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, typically less than 1.5V, when no bias power is available. 图 37. Simplified Representation of Active Pull Down Feature The VDD UVLO protection has a hysteresis feature ( $V_{VDD\_HYS}$ ). This hysteresis prevents chatter when there is ground noise from the power supply. Also this allows the device to accept small drops in bias voltage, which is bound to happen when the device starts switching and operating current consumption increases suddenly. The input side of the UCC21521 also has an internal under voltage lock out (UVLO) protection feature. The device isn't active unless the voltage, VCCI, is going to exceed $V_{VCCI\_ON}$ on start up. And a signal will cease to be delivered when that pin receives a voltage less than $V_{VCCI\_OFF}$ . And, just like the UVLO for VDD, there is hystersis ( $V_{VCCI\_HYS}$ ) to ensure stable operation. # Feature Description (接下页) All versions of the UCC21521 can withstand an absolute maximum of 30 V for VDD, and 20 V for VCCI. # 表 1. UCC21521 VCCI UVLO Feature Logic | CONDITION | INPUTS | | OUTPUTS | | |--------------------------------------------------------|--------|-----|---------|------| | | INA | INB | OUTA | OUTB | | VCCI-GND < V <sub>VCCI_ON</sub> during device start up | Н | L | L | L | | VCCI-GND < V <sub>VCCI_ON</sub> during device start up | L | Н | L | L | | VCCI-GND < V <sub>VCCI_ON</sub> during device start up | Н | Н | L | L | | VCCI-GND < V <sub>VCCI_ON</sub> during device start up | L | L | L | L | | VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н | L | L | L | | VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | L | Н | L | L | | VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н | Н | L | L | | VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | L | L | L | L | # 表 2. UCC21521 VDD UVLO Feature Logic | CONDITION | INI | PUTS | OUTPUTS | | |------------------------------------------------------|-----|------|---------|------| | | INA | INB | OUTA | OUTB | | VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н | L | L | L | | VDD-VSS < V <sub>VDD_ON</sub> during device start up | L | Н | L | L | | VDD-VSS < V <sub>VDD_ON</sub> during device start up | Н | Н | L | L | | VDD-VSS < V <sub>VDD_ON</sub> during device start up | L | L | L | L | | VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н | L | L | L | | VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L | Н | L | L | | VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н | Н | L | L | | VDD-VSS < V <sub>VDD_OFF</sub> after device start up | L | L | L | L | #### 8.3.2 Input and Output Logic Table Assume VCCI, VDDA, VDDB are powered up. See VDD, VCCI, and Under Voltage Lock Out (UVLO) for more information on UVLO operation modes. ## 表 3. INPUT/OUTPUT Logic Table(1) | INP | UTS | EN | OUTPUTS OUTA OUTB | | NOTE | | |-----------|-----------|----------------------|-------------------|---|--------------------------------------------------------------------------------------------------------------------------|--| | INA | INB | EIN | | | NOTE | | | L | L | H or Left Open | L | L | | | | L | Н | H H or Left Open L H | | Н | If Dead Time function is used, output transitions occur after the dead time expires. See Programmable Dead Time (DT) Pin | | | Н | L | H or Left Open | Н | L | acad time expires. See 1 regrammable Boad Time (B1) 1 in | | | Н | Н | H or Left Open | L | L | DT is left open or programmed with R <sub>DT</sub> | | | Н | Н | H or Left Open | Н | Н | DT pin pulled to VCCI | | | Left Open | Left Open | H or Left Open | L | L | - | | | Х | Х | L | L | L | - | | <sup>(1) &</sup>quot;X" means L, H or left open. #### 8.3.3 Input Stage The input signal pins (INA and INB) of UCC21521 are based on a TTL and CMOS compatible input-threshold logic that is totally isolated from the VDD supply voltage. The input pins are easy to drive with logic-level control signals (Such as those from 3.3-V micro-controllers), since UCC21521 has a typical high threshold ( $V_{INA/BH}$ ) of 1.8 V and a typical low threshold of 1 V, which vary little with temperature (see 24.25). A wide hysterisis ( $V_{INA/B-HYS}$ ) of 0.8 V makes for good noise immunity and stable operation. If any of the inputs are ever left open, internal pull-down resistors force the pin low. These resistors are typically 200 k $\Omega$ (See Functional Block Diagram). However, it is still recommended to ground an input if it is not being used. Since the input side of UCC21521 is isolated from the output drivers, the input signal amplitude can be larger or smaller than VDD, provided that it doesn't exceed the recommended limit. This allows greater flexibility when integrating with control signal sources, and allows the user to choose the most efficient VDD for their chosen gate. That said, the amplitude of any signal applied to INA or INB must *never* be at a voltage higher than VCCI. #### 8.3.4 Output Stage The UCC21521's output stages features a pull-up structure which delivers the highest peak-source current when it is most needed, during the Miller plateau region of the power-switch turn on transition (when the power switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional *Pull-Up* N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a brief boost in the peak-sourcing current, enabling fast turn on. This is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. The on-resistance of this N-channel MOSFET ( $R_{\rm NMOS}$ ) is approximately 1.47 $\Omega$ when activated. The $R_{OH}$ parameter is a DC measurement and it is representative of the on-resistance of the P-channel device only. This is because the *Pull-Up* N-channel device is held in the off state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore the effective resistance of the UCC21521 pull-up stage during this brief turn-on phase is much lower than what is represented by the $R_{OH}$ parameter. Therefore, the value of $R_{OH}$ belies the fast nature of the UCC21521's turn-on time. The pull-down structure in UCC21521 is simply composed of an N-channel MOSFET. The $R_{OL}$ parameter, which is also a DC measurement, is representative of the impedance of the pull-down state in the device. Both outputs of the UCC21521 are capable of delivering 4-A peak source and 6-A peak sink current pulses. The output voltage swings between VDD and VSS provides rail-to-rail operation, thanks to the MOS-out stage which delivers very low drop-out. 图 38. Output Stage www.ti.com.cn ZHCSFM4 – OCTOBER 2016 #### 8.3.5 Diode Structure in UCC21521 ₹ 39 illustrates the multiple diodes involved in the ESD protection components of the UCC21521. This provides a pictorial representation of the absolute maximum rating for the device. 图 39. ESD Structure #### 8.4 Device Functional Modes #### 8.4.1 Enable Pin Setting the EN pin low, i.e. $V_{EN} \le 0.8V$ , shuts down both outputs simultaneously. Pull the EN pin high (or left open), i.e. $V_{EN} \ge 2.0V$ , allows UCC21521 to operate normally. The EN pin is quite responsive, as far as propagation delay and other switching parameters are concerned. The EN pin is only functional (and necessary) when VCCI stays above the UVLO threshold. It is recommended to tie this pin to VCCI if the EN pin is not used to achieve better noise immunity. #### 8.4.2 Programmable Dead Time (DT) Pin UCC21521 allows the user to adjust dead time (DT) in the following ways: #### 8.4.2.1 Tying the DT Pin to VCC Outputs completely match inputs, so no dead time is asserted. This allows outputs to overlap. ## Device Functional Modes (接下页) #### 8.4.2.2 DT Pin Left Open or Connected to a Programming Resistor between DT and GND Pins If the DT pin is left open, the dead time duration ( $t_{DT}$ ) is set to <15 ns. One can program $t_{DT}$ by placing a resistor, $R_{DT}$ , between the DT pin and GND. The appropriate $R_{DT}$ value can be determined from $\Delta \vec{x}$ 1, where $R_{DT}$ is in $k\Omega$ and $t_{DT}$ in ns: $$t_{\rm DT} \approx 10 \times R_{\rm DT}$$ (1) The steady state voltage at DT pin is around 0.8V, and the DT pin current will be less than 10uA when $R_{DT}$ =100k $\Omega$ . Therefore, It is recommended to parallel a ceramic capacitor, 2.2nF or above, with $R_{DT}$ to achieve better noise immunity and better deadtime matching between two channels, especially when the dead time is larger than 300ns. The major consideration is that the current through the $R_{DT}$ is used to set the dead time, and this current decreases as $R_{DT}$ increases. An input signal's falling edge activates the programmed dead time for the other signal. The output signals' dead time is always set to the longer of either the driver's programmed dead time or the input signal's own dead time. If both inputs are high simultaneously, both outputs will immediately be set low. This feature is used to prevent shoot-through, and it doesn't affect the programmed dead time setting for normal operation. Various driver dead time logic operating conditions are illustrated and explained in 240: 图 40. Input and Output Logic Relationship With Input Signals **Condition A:** INB goes low, INA goes high. INB sets OUTB low immediately and assigns the programmed dead time to OUTA. OUTA is allowed to go high after the programmed dead time. **Condition B:** INB goes high, INA goes low. Now INA sets OUTA low immediately and assigns the programmed dead time to OUTB. OUTB is allowed to go high after the programmed dead time. **Condition C:** INB goes low, INA is still low. INB sets OUTB low immediately and assigns the programmed dead time for OUTA. In this case, the input signal's *own* dead time is longer than the programmed dead time. Thus, when INA goes high, it immediately sets OUTA high. **Condition D:** INA goes low, INB is still low. INA sets OUTA low immediately and assigns the programmed dead time to OUTB. INB's *own* dead time is longer than the programmed dead time. Thus, when INB goes high, it immediately sets OUTB high. **Condition E:** INA goes high, while INB and OUTB are still high. To avoid overshoot, INA immediately pulls OUTB low and keeps OUTA low. After some time OUTB goes low and assigns the programmed dead time to OUTA. OUTB is already low. After the programmed dead time, OUTA is allowed to go high. **Condition F:** INB goes high, while INA and OUTA are still high. To avoid overshoot, INB immediately pulls OUTA low and keeps OUTB low. After some time OUTA goes low and assigns the programmed dead time to OUTB. OUTA is already low. After the programmed dead time, OUTB is allowed to go high. # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The UCC21521 effectively combines both isolation and buffer-drive functions. The flexible, universal capability of the UCC21521 (with up to 18-V VCCI and 25-V VDDA/VDDB) allows the device to be used as a low-side, high-side, high-side/low-side or half-bridge driver for MOSFETs, IGBTs or SiC MOSFETs. With integrated components, advanced protection features (UVLO, dead time, and enable) and optimized switching performance; the UCC21521 enables designers to build smaller, more robust designs for enterprise, telecom, automotive, and industrial applications with a faster time to market. ## 9.2 Typical Application The circuit in 41 shows a reference design with UCC21521 driving a typical half-bridge configuration which could be used in several popular power converter topologies such as synchronous buck, synchronous boost, half-bridge/full bridge isolated topologies, and 3-phase motor drive applications. 图 41. Typical Application Schematic ## Typical Application (接下页) #### 9.2.1 Design Requirements 表 4 lists reference design parameters for the example application: UCC21521 driving 1200-V SiC-MOSFETs in a high side-low side configuration. | 表 4. UCC21521 | Design | Requirements | |---------------|--------|--------------| |---------------|--------|--------------| | PARAMETER | VALUE | UNITS | |---------------------------------------|-------------|-------| | Power transistor | C2M0080120D | - | | VCC | 5.0 | V | | VDD | 20 | V | | Input signal amplitude | 3.3 | V | | Switching frequency (f <sub>s</sub> ) | 100 | kHz | | DC link voltage | 800 | V | #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Designing INA/INB Input Filter It is recommended that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input $R_{IN}$ - $C_{IN}$ filter can be used to filter out the ringing introduced by non-ideal layout or long PCB traces. Such a filter should use an $R_{IN}$ in the range of 0 $\Omega$ to 100 $\Omega$ and a $C_{IN}$ between 10 pF and 100 pF. In the example, an $R_{IN}$ = 51 $\Omega$ and a $C_{IN}$ = 33 pF are selected, with a corner frequency of approximately 100 MHz. When selecting these components, it is important to pay attention to the trade-off between good noise immunity and propagation delay. #### 9.2.2.2 Select External Bootstrap Diode and its Series Resistor The bootstrap capacitor is charged by VDD through an external bootstrap diode every cycle when the low side transistor turns on. Charging the capacitor involves high-peak currents, and therefore transient power dissipation in the bootstrap diode may be significant. Conduction loss also depends on the diode's forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit. When selecting external bootstrap diodes, it is recommended that one chose high voltage, fast recovery diodes or SiC Schottky diodes with a low forward voltage drop and low junction capacitance in order to minimize the loss introduced by reverse recovery and related grounding noise bouncing. In the example, the DC-link voltage is 800 $V_{DC}$ . The voltage rating of the bootstrap diode should be higher than the DC-link voltage with a good margin. Therefore, a 1200-V SiC diode, C4D02120E, is chosen in this example. A bootstrap resistor, $R_{BOOT}$ , is used to reduce the inrush current in $D_{BOOT}$ and limit the ramp up slew rate of voltage of VDDA-VSSA during each switching cycle, especially when the VSSA(SW) pin has an excessive negative transient voltage. The recommended value for $R_{BOOT}$ is between 1 $\Omega$ and 20 $\Omega$ depending on the diode used. In the example, a current limiting resistor of 2.2 $\Omega$ is selected to limit the inrush current of bootstrap diode. The estimated worst case peak current through $D_{Boot}$ is, $$I_{DBoot(pk)} = \frac{V_{DD} - V_{BDF}}{R_{Boot}} = \frac{20V - 2.5V}{2.2\Omega} \approx 8A$$ where V<sub>BDF</sub> is the estimated bootstrap diode forward voltage drop at 8 A. (2) # 9.2.2.3 Gate Driver Output Resistor The external gate driver resistors, R<sub>ON</sub>/R<sub>OFF</sub>, are used to: - 1. Limit ringing caused by parasitic inductances/capacitances. - 2. Limit ringing caused by high voltage/current switching dv/dt, di/dt, and body-diode reverse recovery. - 3. Fine-tune gate drive strength, i.e. peak sink and source current to optimize the switching loss. - 4. Reduce electromagnetic interference (EMI). As mentioned in Output Stage, the UCC21521 has a pull-up structure with a P-channel MOSFET and an additional *pull-up* N-channel MOSFET in parallel. The combined peak source current is 4 A. Therefore, the peak source current can be predicted with: $$I_{OA+} = min \left( 4A, \frac{V_{DD} - V_{BDF}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} \right)$$ $$I_{OB+} = min \left( 4A, \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} \right)$$ (3) where - R<sub>ON</sub>: External turn-on resistance. - R<sub>GFET INT</sub>: Power transistor internal gate resistance, found in the power transistor datasheet. - I<sub>O+</sub> = Peak source current The minimum value between 4 A, the gate driver peak source current, and the calculated value based on the gate drive loop resistance. In this example: $$I_{OA+} = \frac{V_{DD} - V_{BDF}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{20V - 0.8V}{1.47\Omega || 5\Omega + 2.2\Omega + 4.6\Omega} \approx 2.4A$$ $$I_{OB+} = \frac{V_{DD}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{20V}{1.47\Omega || 5\Omega + 2.2\Omega + 4.6\Omega} \approx 2.5A$$ (6) Therefore, the high-side and low-side peak source current is 2.4 A and 2.5 A respectively. Similarly, the peak sink current can be calculated with: $$I_{OA-} = min \left( 6A, \frac{V_{DD} - V_{BDF} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)$$ $$I_{OB-} = min \left( 6A, \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} \right)$$ (7) where - R<sub>OFF</sub>: External turn-off resistance; - V<sub>GDF</sub>: The anti-parallel diode forward voltage drop which is in series with R<sub>OFF</sub>. The diode in this example is an MSS1P4 - I<sub>O</sub>: Peak sink current the minimum value between 6 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance. In this example, $$I_{\text{OA-}} = \frac{V_{\text{DD}} - V_{\text{BDF}} - V_{\text{GDF}}}{R_{\text{OL}} + R_{\text{OFF}} \mid\mid R_{\text{ON}} + R_{\text{GFET\_Int}}} = \frac{20V - 0.8V - 0.75V}{0.55\Omega + 0\Omega + 4.6\Omega} \approx 3.6A \tag{9}$$ $$I_{OB-=} \frac{V_{DD} - V_{GDF}}{R_{OL} + R_{OFF} || R_{ON} + R_{GFET\_Int}} = \frac{20V - 0.75V}{0.55\Omega + 0\Omega + 4.6\Omega} \approx 3.7A$$ (9) Therefore, the high-side and low-side peak sink current is 3.6 A and 3.7 A respectively. Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate driver loop can slow down the peak gate drive current and introduce overshoot and undershoot. Therefore, it is strongly recommended that the gate driver loop should be minimized. On the other hand, the peak source/sink current is dominated by loop parasitics when the load capacitance ( $C_{ISS}$ ) of the power transistor is very small (typically less than 1 nF), because the rising and falling time is too small and close to the parasitic ringing period. #### 9.2.2.4 Estimate Gate Driver Power Loss The total loss, $P_G$ , in the gate driver subsystem includes the power losses of the UCC21521 ( $P_{GD}$ ) and the power losses in the peripheral circuitry, such as the external gate drive resistor. Bootstrap diode loss is not included in $P_G$ and not discussed in this section. P<sub>GD</sub> is the key power loss which determines the thermal safety-related limits of the UCC21521, and it can be estimated by calculating losses from several components. The first component is the static power loss, $P_{GDQ}$ , which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency. $P_{GDQ}$ is measured on the bench with no load connected to OUTA and OUTB at a given VCCI, VDDA/VDDB, switching frequency and ambient temperature. 4 shows the per output channel current consumption vs. operating frequency with no load. In this example, $V_{VCCI} = 5$ V and $V_{VDD} = 20$ V. The current on each power supply, with INA/INB switching from 0 V to 3.3 V at 100 kHz is measured to be $I_{VCCI} = 2.5$ mA, and $I_{VDDA} = I_{VDDB} = 1.5$ mA. Therefore, the $P_{GDQ}$ can be calculated with $$P_{\text{GDQ}} = V_{\text{VCCI}} \times I_{\text{VCCI}} + V_{\text{VDDA}} \times I_{\text{DDA}} + V_{\text{VDDB}} \times I_{\text{DDB}} \approx 72\text{mW}$$ (11) The second component is switching operation loss, $P_{GDO}$ , with a given load capacitance which the driver charges and discharges the load during each switching cycle. Total dynamic loss due to load switching, $P_{GSW}$ , can be estimated with $$P_{\text{GSW}} = 2 \times V_{\text{DD}} \times Q_{\text{G}} \times f_{\text{SW}}$$ where Q<sub>G</sub> is the gate charge of the power transistor. If a split rail is used to turn on and turn off, then VDD is going to be equal to difference between the positive rail to the negative rail. So, for this example application: $$P_{GSW} = 2 \times 20 \text{ V} \times 60 \text{nC} \times 100 \text{kHz} = 240 \text{mW}$$ (13) www.ti.com.cn ZHCSFM4 – OCTOBER 2016 $Q_G$ represents the total gate charge of the power transistor switching 800 V at 20 A, and is subject to change with different testing conditions. The UCC21521 gate driver loss on the output stage, $P_{GDO}$ , is part of $P_{GSW}$ . $P_{GDO}$ will be equal to $P_{GSW}$ if the external gate driver resistances are zero, and all the gate driver loss is dissipated inside the UCC21521. If there are external turn-on and turn-off resistances, the total loss will be distributed between the gate driver pull-up/down resistances and external gate resistances. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 4 A/6 A, however, it will be non-linear if the source/sink current is saturated. Therefore, $P_{GDO}$ is different in these two scenarios. #### Case 1 - Linear Pull-Up/Down Resistor: $$P_{\text{GDO}} = P_{\text{GSW}} \times \left( \frac{R_{\text{OH}} \| R_{\text{NMOS}}}{R_{\text{OH}} \| R_{\text{NMOS}} + R_{\text{ON}} + R_{\text{GFET\_Int}}} + \frac{R_{\text{OL}}}{R_{\text{OL}} + R_{\text{OFF}} \| R_{\text{ON}} + R_{\text{GFET\_Int}}} \right)$$ (14) In this design example, all the predicted source/sink currents are less than 4 A/6 A, therefore, the UCC21521 gate driver loss can be estimated with: $$P_{\text{GDO}} = 240 \text{mW} \times \left( \frac{5\Omega \parallel 1.47\Omega}{5\Omega \parallel 1.47\Omega + 2.2\Omega + 4.6\Omega} + \frac{0.55\Omega}{0.55\Omega + 0\Omega + 4.6\Omega} \right) \approx 60 \text{mW}$$ #### Case 2 - Nonlinear Pull-Up/Down Resistor: $$P_{\text{GDO}} = 2 \times f_{\text{SW}} \times \left[4A \times \int\limits_{0}^{T_{R\_Sys}} \left(V_{\text{DD}} - V_{\text{OUTA/B}}\left(t\right)\right) dt + 6A \times \int\limits_{0}^{T_{F\_Sys}} V_{\text{OUTA/B}}\left(t\right) dt\right]$$ where V<sub>OUTA/B</sub>(t) is the gate driver OUTA and OUTB pin voltage during the turn on and off transient, and it can be simplified that a constant current source (4 A at turn-on and 6 A at turn-off) is charging/discharging a load capacitor. Then, the V<sub>OUTA/B</sub>(t) waveform will be linear and the T<sub>R\_Sys</sub> and T<sub>F\_Sys</sub> can be easily predicted. (16) For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the $P_{GDO}$ will be a combination of Case 1 and Case 2, and the equations can be easily identified for the pull-up and pull-down based on the above discussion. Therefore, total gate driver loss dissipated in the gate driver UCC21521, $P_{GD}$ , is: $$\mathsf{P}_{\mathsf{GD}} = \mathsf{P}_{\mathsf{GDQ}} + \mathsf{P}_{\mathsf{GDO}} \tag{17}$$ which is equal to 127 mW in the design example. #### 9.2.2.5 Estimating Junction Temperature The junction temperature (T<sub>.l</sub>) of the UCC21521 can be estimated with: $$T_J = T_C + R_{\theta JC} \times P_{GD}$$ where T<sub>C</sub> is the UCC21521 case-top temperature measured with a thermocouple or some other instrument, R<sub>0JC</sub> is the Junction-to-case-top thermal resistance from the Thermal Information table. Importantly, R<sub>0JA</sub>, the junction to ambient thermal impedance provided in the Thermal Information table, is developed based on JEDEC standard PCB board and it is subject to change when the PCB board layout is different. (18) #### 9.2.2.6 Selecting VCCI, VDDA/B Capacitor Bypass capacitors for VCCI, VDDA, and VDDB are essential for achieving reliable performance. It is recommended that one choose low ESR and low ESL surface-mount multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients and capacitance tolerances. Importantly, DC bias on an MLCC will impact the actual capacitance value. For example, a 25-V, $1-\mu F$ X7R capacitor is measured to be only 500 nF when a DC bias of 15 $V_{DC}$ is applied. #### 9.2.2.6.1 Selecting a VCCI Capacitor A bypass capacitor connected to VCCI supports the transient current needed for the primary logic and the total current consumption, which is only a few mA. Therefore, a 50-V MLCC with over 100 nF is recommended for this application. If the bias power supply output is a relatively long distance from the VCCI pin, a tantalum or electrolytic capacitor, with a value over 1 $\mu$ F, should be placed in parallel with the MLCC. #### 9.2.2.6.2 Selecting a VDDA (Bootstrap) Capacitor A VDDA capacitor, also referred to as a *bootstrap capacitor* in bootstrap power supply configurations, allows for gate drive current transients up to 6 A, and needs to maintain a stable gate drive voltage for the power transistor. The total charge needed per switching cycle can be estimated with $$Q_{Total} = Q_{G} + \frac{I_{VDD} @ 100kHz (No \ Load)}{f_{SW}} = 60nC + \frac{1.5mA}{100kHz} = 75nC$$ where - Q<sub>G</sub>: Gate charge of the power transistor. - I<sub>VDD</sub>: The channel self-current consumption with no load at 100kHz. Therefore, the absolute minimum C<sub>Boot</sub> requirement is: $$C_{Boot} = \frac{Q_{Total}}{\Delta V_{VDDA}} = \frac{75nC}{0.5V} = 150nF$$ where • $$\Delta V_{VDDA}$$ is the voltage ripple at VDDA, which is 0.5 V in this example. (20) In practice, the value of $C_{Boot}$ is greater than the calculated value. This allows for the capacitance shift caused by the DC bias voltage and for situations where the power stage would otherwise skip pulses due to load transients. Therefore, it is recommended to include a safety-related margin in the $C_{Boot}$ value and place it as close to the VDD and VSS pins as possible. A 50-V 1- $\mu$ F capacitor is chosen in this example. $$C_{Boot} = 1\mu F \tag{21}$$ To further lower the AC impedance for a wide frequency range, it is recommended to have bypass capacitor with a low capacitance value, in this example a 100 nF, in parallel with C<sub>Boot</sub> to optimize the transient performance. 汪 Too large $C_{BOOT}$ is not good. $C_{BOOT}$ may not be charged within the first few cycles and $V_{BOOT}$ could stay below UVLO. As a result, the high-side FET does not follow input signal command. Also during initial $C_{BOOT}$ charging cycles, the bootstrap diode has highest reverse recovery current and losses. #### 9.2.2.6.3 Select a VDDB Capacitor Chanel B has the same current requirements as Channel A, Therefore, a VDDB capacitor (Shown as $C_{VDD}$ in $\[ \]$ 41) is needed. In this example with a bootstrap configuration, the VDDB capacitor will also supply current for VDDA through the bootstrap diode. A 50-V, 10- $\mu$ F MLCC and a 50-V, 220-nF MLCC are chosen for $C_{VDD}$ . If the bias power supply output is a relatively long distance from the VDDB pin, a tantalum or electrolytic capacitor, with a value over 10 $\mu$ F, should be used in parallel with CVDD. #### 9.2.2.7 Dead Time Setting Guidelines For power converter topologies utilizing half-bridges, the dead time setting between the top and bottom transistor is important for preventing shoot-through during dynamic switching. The UCC21521 dead time specification in the electrical table is defined as the time interval from 90% of one channel's falling edge to 10% of the other channel's rising edge (see \$\mathbb{Z}\$ 35). This definition ensures that the dead time setting is independent of the load condition, and guarantees linearity through manufacture testing. However, this dead time setting may not reflect the dead time in the power converter system, since the dead time setting is dependent on the external gate drive turn-on/off resistor, DC-Link switching voltage/current, as well as the input capacitance of the load transistor. Here is a suggestion on how to select an appropriate dead time for UCC21521: $$DT_{Setting} = DT_{Req} + T_{F\_Sys} + T_{R\_Sys} - T_{D(on)}$$ where - $DT_{setting}$ : UCC21521 dead time setting in ns, $DT_{Setting} = 10 \times RDT$ (in k $\Omega$ ). - DT<sub>Req</sub>: System required dead time between the real V<sub>GS</sub> signal of the top and bottom switch with enough margin, or ZVS requirement. - T<sub>F Svs</sub>: In-system gate turn-off falling time at worst case of load, voltage/current conditions. - T<sub>R Sys</sub>: In-system gate turn-on rising time at worst case of load, voltage/current conditions. - T<sub>D(on)</sub>: Turn-on delay time, from 10% of the transistor gate signal to power transistor gate threshold. (22) In the example, DT<sub>Setting</sub> is set to 250 ns. It should be noted that the UCC21521 dead time setting is decided by the DT pin configuration (See Programmable Dead Time (DT) Pin), and it cannot automatically fine-tune the dead time based on system conditions. And it is recommended to parallel a ceramic capacitor, 2.2nF or above, with R<sub>DT</sub> to achieve better noise immunity. #### 9.2.2.8 Application Circuits with Output Stage Negative Bias When parasitic inductances are introduced by non-ideal PCB layout and long package leads (e.g. TO-220 and TO-247 type packages), there could be ringing in the gate-source drive voltage of the power transistor during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, there is the risk of unintended turn-on and even shoot-through. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. Below are a few examples of implementing negative gate drive bias. ₹ 42 shows the first example with negative bias turn-off on the channel-A driver using a Zener diode on the isolated power supply output stage. The negative bias is set by the Zener diode voltage. If the isolated power supply, $V_A$ , is equal to 25 V, the turn-off voltage will be −5.1 V and turn-on voltage will be 25 V − 5.1 V ≈ 20 V. The channel-B driver circuit is the same as channel-A, therefore, this configuration needs two power supplies for a half-bridge configuration, and there will be steady state power consumption from $R_Z$ . 图 42. Negative Bias with Zener Diode on Iso-Bias Power Supply Output $\boxtimes$ 43 shows another example which uses two supplies (or single-input-double-output power supply). Power supply $V_{A+}$ determines the positive drive output voltage and $V_{A-}$ determines the negative turn-off voltage. The configuration for channel B is the same as channel A. This solution requires more power supplies than the first example, however, it provides more flexibility when setting the positive and negative rail voltages. 图 43. Negative Bias with Two Iso-Bias Power Supplies The last example, shown in 44, is a single power supply configuration and generates negative bias through a Zener diode in the gate drive loop. The benefit of this solution is that it only uses one power supply and the bootstrap power supply can be used for the high side drive. This design requires the least cost and design effort among the three solutions. However, this solution has limitations: - 1. The negative gate drive bias is not only determined by the Zener diode, but also by the duty cycle, which means the negative bias voltage will change when the duty cycle changes. Therefore, converters with a fixed duty cycle (~50%) such as variable frequency resonant convertors or phase shift convertors which favor this solution. - 2. The high side VDDA-VSSA must maintain enough voltage to stay in the recommended power supply range, which means the low side switch must turn-on or have free-wheeling current on the body (or anti-parallel) diode for a certain period during each switching cycle to refresh the bootstrap capacitor. Therefore, a 100% duty cycle for the high side is not possible unless there is a dedicated power supply for the high side, like in the other two example circuits. 图 44. Negative Bias with Single Power Supply and Zener Diode in Gate Drive Path # 9.2.3 Application Curves Channel 1 (Yellow): UCC21521 INA pin signal. Channel 2 (Blue): UCC21521 INB pin signal. **Channel 3 (Pink):** Gate-source signal on the high side power transistor. **Channel 4 (Green):** Gate-source signal on the low side power transistor. In <u>₹</u> 45, INA and INB are sent complimentary 3.3-V, 50% duty-cycle signals. The gate drive signals on the power transistor have a 250-ns dead time, shown in the measurement section of <u>₹</u> 45. 注 The dead-time matching is less than 1 ns with the 250-ns dead-time setting. 图 46 shows a zoomed-in version of the waveform of 图 45, with measurements for propagation delay and rising/falling time. Cursors are also used to measure dead time. Importantly, the output waveform is measured between the power transistors' gate and source pins, and is not measured directly from the driver OUTA and OUTB pins. Due to the split on and off resistors (R<sub>on</sub>,R<sub>off</sub>) and different sink and source currents, different rising (16 ns) and falling time (9 ns) are observed in 图 46. ## 10 Power Supply Recommendations The recommended input supply voltage (VCCI) for UCC21521 is between 3 V and 18 V. The output bias supply voltage (VDDA/VDDB) range depends on which version of UCC21521 one is using. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. One mustn't let VDD or VCCI fall below their respective UVLO thresholds (For more information on UVLO see VDD, VCCI, and Under Voltage Lock Out (UVLO)). The upper end of the VDDA/VDDB range depends on the maximum gate voltage of the power device being driven by UCC21521. All versions of UCC21521 have a recommended maximum VDDA/VDDB of 25 V. A local bypass capacitor should be placed between the VDD and VSS pins. This capacitor should be positioned as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is further suggested that one place two such capacitors: one with a value of between 220 nF and 10 $\mu$ F for device biasing, and an additional 100-nF capacitor in parallel for high frequency filtering. Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of UCC21521, this bypass capacitor has a minimum recommended value of 100 nF. ## 11 Layout www.ti.com.cn ## 11.1 Layout Guidelines One must pay close attention to PCB layout in order to achieve optimum performance for the UCC21521. Below are some key points. #### **Component Placement:** - Low-ESR and low-ESL capacitors must be connected close to the device between the VCCI and GND pins and between the VDD and VSS pins to support high peak currents when turning on the external power transistor. - To avoid large negative transients on the switch node VSSA (HS) pin, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized. ## **Grounding Considerations:** - It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal physical area. This will decrease the loop inductance and minimize noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors. - Pay attention to high current path that includes the bootstrap capacitor, bootstrap diode, local VSSB-referenced bypass capacitor, and the low-side transistor body/anti-parallel diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode by the VDD bypass capacitor. This recharging occurs in a short time interval and involves a high peak current. Minimizing this loop length and area on the circuit board is important for ensuring reliable operation. ### **High-Voltage Considerations:** - To ensure isolation performance between the primary and secondary side, one should avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the UCC21521's isolation performance. - For half-bridge, or high-side/low-side configurations, where the channel A and channel B drivers could operate with a DC-link voltage up to 1500 $V_{DC}$ , one should try to increase the creepage distance of the PCB layout between the high and low-side PCB traces. #### **Thermal Considerations:** - A large amount of power may be dissipated by the UCC21521 if the driving voltage is high, the load is heavy, or the switching frequency is high (Refer to Estimate Gate Driver Power Loss for more details). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction to board thermal impedance (θ<sub>JB</sub>). - Increasing the PCB copper connecting to VDDA, VDDB, VSSA and VSSB pins is recommended (See 🗵 48 and 🗵 49). However, high voltage PCB considerations mentioned above must be maintained. - If there are multiple layers in the system, it is also recommended to connect the VDDA, VDDB, VSSA and VSSB pins to internal ground or power planes through multiple vias of adequate size. However, keep in mind that there shouldn't be any traces/coppers from different high voltage planes overlapping. # TEXAS INSTRUMENTS ## 11.2 Layout Example 图 47 shows a 2-layer PCB layout example with the signals and key components labeled. 图 47. Layout Example 图 48 and 图 49 shows top and bottom layer traces and copper. 注 There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance. ZHCSFM4-OCTOBER 2016 www.ti.com.cn ## Layout Example (接下页) PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling. 图 50 and 图 51 are 3D layout pictures with top view and bottom views. 注 The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance. # TEXAS INSTRUMENTS ## 12 器件和文档支持 ### 12.1 文档支持 #### 12.1.1 相关文档 相关文档如下: 隔离相关术语 ## 12.2 认证 UL 在线认证目录,*"FPPT2.E181974 非光学*隔离器件 - 组件"证书编号: 20160516-E181974 VDE 在线认证目录,*"工厂监控符合性认证"*证书编号: 40040142 #### 12.3 接收文档更新通知 如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的*提醒我* (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。 #### 12.4 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.5 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.6 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 12.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | 应用 | | | |---------------|------------------------------------|--------------|--------------------------|--| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | | OMAP应用处理器 | www.ti.com/omap | | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司 4-Dec-2016 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|----|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------| | UCC21521ADW | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | UCC21521A | Samples | | UCC21521ADWR | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | UCC21521A | Samples | | UCC21521CDW | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | UCC21521C | Samples | | UCC21521CDWR | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | UCC21521C | Samples | | UCC21521DW | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | UCC21521 | Samples | | UCC21521DWR | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | UCC21521 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## **PACKAGE OPTION ADDENDUM** 4-Dec-2016 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. SMALL OUTLINE INTEGRATED CIRCUIT Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040000-2/H SOIC ## NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SOIC ## NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司