











**OPA1678, OPA1679** 

ZHCSG25-FEBRUARY 2017

# OPA167x 低失真音频运算放大器

## 1 特性

- 低噪声: 1kHz 时为 4.5nV/√Hz
- 低失真: 1kHz 时为 0.0001%
- 高开环增益: 114dB
- 高共模抑制: 110dB
- 低瞬态电流: 每通道2mA
- 低输入偏压电流: 10pA (典型值)
- 转换率: 9V/us
- 宽增益带宽: 16MHz (G = 1)
- 单位增益稳定
- 轨到轨输出
- 宽电源电压范围: +2.25V 至 ±18V 或 4.5V 至 36V
- 双通道和四通道版本
- 小型封装尺寸:
   双通道: SO-8 和 MSOP-8
   四通道: SO-14 和 TSSOP-14

### 2 应用

- 模拟信号调节
- 模拟和数字混频器
- 音频效果踏板
- A/V 接收器
- 车载音频系统

### 3 说明

OPA1678(双通道)和 OPA1679(四通道)运算放大器较音频电路中常用的传统运算放大器而言,可提供更高的系统级性能。OPA167x 放大器在 1kHz 时可实现 4.5-nV/√Hz 的低噪声密度和 0.0001% 的低失真度,从而提高了音频信号保真度。它们在 2kΩ 负载下还提供800mV 范围内的轨至轨输出摆幅,从而增加余量并实现动态范围最大化。

OPA1678 和 OPA1679 可在 ±2.25V 至 ±18V 的极宽电源电压范围内工作,也可在仅为 2mA 的电源电流 (4.5V 至 36V) 下工作,从而可适应许多类型的音频产品的电源限制。这些运算放大器是单位增益稳定型放大器,且可在宽负载条件范围内提供出色的动态行为,从而能够用于许多音频电路中。

OPA167x 放大器使用完全独立的内部电路,可将串扰降到最低,即便在过驱动或过载时也不受通道间相互作用的影响。

OPA167x 额定温度范围为 -40℃ 至 +85℃。

#### 器件信息(1)

| 器件型号    | 封装                        | 封装尺寸 (标称值)      |
|---------|---------------------------|-----------------|
| OPA1678 | SOIC (8)                  | 4.90mm x 3.91mm |
| OPA1676 | VSSOP (8)                 | 3.00mm × 3.00mm |
|         | SOIC (14)                 | 8.65mm x 3.91mm |
| OPA1679 | 薄型小外形尺寸封装<br>(TSSOP) (14) | 5.00mm x 4.40mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

#### THD+N 与频率( $2k\Omega$ 负载)







# 目录

| 1<br>2<br>3 | 特性                                                     | 8  | Application and Implementation | 19              |
|-------------|--------------------------------------------------------|----|--------------------------------|-----------------|
| 4           | 修订历史记录                                                 | 9  | Power Supply Recommendations   |                 |
| 5           | Pin Configuration and Functions3                       | 10 | Layout                         | 27              |
| 6           | Specifications5                                        |    | 10.1 Layout Guidelines         | <mark>27</mark> |
|             | 6.1 Absolute Maximum Ratings 5                         |    | 10.2 Layout Example            | 28              |
|             | 6.2 ESD Ratings 5                                      |    | 10.3 Power Dissipation         | 28              |
|             | 6.3 Recommended Operating Conditions5                  | 11 | 器件和文档支持                        | 29              |
|             | 6.4 Thermal Information: OPA16786                      |    | 11.1 器件支持                      | 29              |
|             | 6.5 Thermal Information: OPA16796                      |    | 11.2 文档支持                      | 29              |
|             | 6.6 Electrical Characteristics: V <sub>S</sub> = ±15 V |    | 11.3 相关链接                      | 30              |
|             | 6.7 Typical Characteristics9                           |    | 11.4 接收文档更新通知                  | 30              |
| 7           | Detailed Description 14                                |    | 11.5 社区资源                      | 30              |
|             | 7.1 Overview                                           |    | 11.6 商标                        | 30              |
|             | 7.2 Functional Block Diagram                           |    | 11.7 静电放电警告                    | 30              |
|             | 7.3 Feature Description                                |    | 11.8 Glossary                  | 30              |
|             | 7.4 Device Functional Modes                            | 12 | 机械、封装和可订购信息                    | 30              |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| 日期        | 修订版本    | 注释    |
|-----------|---------|-------|
| 2017 年2 月 | SBOS855 | 首次发布。 |



# **5 Pin Configuration and Functions**

#### OPA1678 D and DGK Packages 8-Pin SOIC and VSSOP Top View



### **Pin Functions: OPA1678**

| F     | PIN |     | DESCRIPTION                     |  |
|-------|-----|-----|---------------------------------|--|
| NAME  | NO. | I/O | DESCRIPTION                     |  |
| –IN A | 2   | I   | Inverting input, channel A      |  |
| +IN A | 3   | I   | Noninverting input, channel A   |  |
| –IN B | 6   | I   | Inverting input, channel B      |  |
| +IN B | 5   | I   | Noninverting input, channel B   |  |
| OUT A | 1   | 0   | Output, channel A               |  |
| OUT B | 7   | 0   | Output, channel B               |  |
| V-    | 4   | _   | Negative (lowest) power supply  |  |
| V+    | 8   | _   | Positive (highest) power supply |  |



### OPA1679 D and PW Packages 14-Pin SOIC and TSSOP Top View



# **Pin Functions: OPA1679**

| Р     | 'IN |     | DECODURE                        |  |  |  |
|-------|-----|-----|---------------------------------|--|--|--|
| NAME  | NO. | I/O | DESCRIPTION                     |  |  |  |
| −IN A | 2   | I   | Inverting input, channel A      |  |  |  |
| +IN A | 3   | I   | Noninverting input, channel A   |  |  |  |
| –IN B | 6   | I   | nverting input, channel B       |  |  |  |
| +IN B | 5   | I   | Ioninverting input, channel B   |  |  |  |
| –IN C | 9   | I   | nverting input, channel C       |  |  |  |
| +IN D | 10  | I   | Noninverting input, channel C   |  |  |  |
| –IN D | 13  | I   | Inverting input, channel D      |  |  |  |
| +IN D | 12  | I   | Noninverting input, channel D   |  |  |  |
| OUT A | 1   | 0   | Output, channel A               |  |  |  |
| OUT B | 7   | 0   | Output, channel B               |  |  |  |
| OUT C | 8   | 0   | Output, channel C               |  |  |  |
| OUT D | 14  | 0   | Output, channel D               |  |  |  |
| V+    | 4   | _   | Positive (highest) power supply |  |  |  |
| V-    | 11  | _   | Negative (lowest) power supply  |  |  |  |

# 6 Specifications

www.ti.com.cn

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|             |                                           | MIN        | MAX        | UNIT |
|-------------|-------------------------------------------|------------|------------|------|
| Voltage     | Supply voltage, $V_S = (V+) - (V-)$       |            | 40         | V    |
|             | Input                                     | (V-) - 0.5 | (V+) + 0.5 | V    |
| Current     | Input (all pins except power-supply pins) | -10        | 10         | mA   |
| Current     | Output short-circuit (2)                  | Cont       | inuous     |      |
|             | Operating, T <sub>A</sub>                 | -55        | 125        | °C   |
| Temperature | Junction, T <sub>J</sub>                  |            | 200        | °C   |
|             | Storage, T <sub>stg</sub>                 | -65        | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    |                         | Machine model (MM)                                                             | ±200  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                      | MIN         | NOM MAX  | UNIT |
|--------------------------------------|-------------|----------|------|
| Supply voltage                       | 4.5 (±2.25) | 36 (±18) | V    |
| T <sub>A</sub> Operating temperature | -40         | 85       | °C   |

<sup>2)</sup> Short-circuit to V<sub>S</sub> / 2 (ground in symmetrical dual-supply setups), one amplifier per package.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.4 Thermal Information: OPA1678

|                      |                                              | ОРА      |             |      |
|----------------------|----------------------------------------------|----------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | UNIT |
|                      |                                              | 8 PINS   | 8 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 144      | 219         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 77       | 79          | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 62       | 104         | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 28       | 15          | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 61       | 102         | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A      | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Thermal Information: OPA1679

|                      |                                              | ОРА      |            |      |
|----------------------|----------------------------------------------|----------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | PW (TSSOP) | UNIT |
|                      |                                              | 14 PINS  | 14 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 90       | 127        | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 55       | 47         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 44       | 59         | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 20       | 5.5        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 44       | 58         | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A      | N/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 6.6 Electrical Characteristics: $V_s = \pm 15 \text{ V}$

at  $T_A = 25$ °C,  $R_L = 2 \text{ k}\Omega$ , and  $V_{CM} = V_{OUT} = \text{midsupply}$ , unless otherwise noted

|                   | PARAMETER                                      |                                                                                      | TEST CONDITIONS               | MIN         | TYP           | MAX       | UNIT                   |
|-------------------|------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------|-------------|---------------|-----------|------------------------|
| AUDIO P           | ERFORMANCE                                     |                                                                                      |                               |             |               |           |                        |
|                   |                                                |                                                                                      |                               |             | 0.0001%       |           |                        |
| THD+N             | Total harmonic distortion + noise              | $G = 1$ $R_L = 600 \Omega$ $f = 1 \text{ kHz}$ $V_O = 3 \text{ V}_{RMS}$             |                               |             | -120          |           | dB                     |
|                   |                                                |                                                                                      | SMPTE/DIN Two-Tone, 4:1       |             | 0.0001%       |           |                        |
|                   |                                                |                                                                                      | (60 Hz and 7 kHz)             |             | -120          |           | dB                     |
| IMD               | Intermodulation distortion                     | G = 1                                                                                | DIM 30 (3-kHz square wave     |             | 0.0001%       |           |                        |
| 2                 | memoral distribution                           | $V_O = 3 V_{RMS}$                                                                    | and 15-kHz sine wave)         |             | -120          |           | dB                     |
|                   |                                                |                                                                                      | CCIF Twin-Tone                |             | 0.0001%       |           |                        |
| FREGUE            | NOV DECRONOR                                   |                                                                                      | (19 kHz and 20 kHz)           |             | -120          |           | dB                     |
|                   | NCY RESPONSE                                   |                                                                                      |                               |             |               |           |                        |
| GBW               | Gain-bandwidth product                         | G = 1                                                                                |                               |             | 16            |           | MHz                    |
| SR                | Slew rate  Full power bandwidth <sup>(1)</sup> | G = -1                                                                               |                               |             | 1.4           |           | V/µs                   |
|                   | Overload recovery time                         | $V_O = 1 V_P$ $G = -10$                                                              |                               |             | 1.4           |           | MHz                    |
|                   | Channel separation (dual and quad)             | f = 1 kHz                                                                            |                               |             | -130          |           | μs<br>dB               |
| NOISE             | Chainer Separation (dual and quad)             | 1 – 1 KHZ                                                                            |                               |             | -130          |           | QD.                    |
| 110.02            |                                                | f = 20 Hz to 20                                                                      | kHz                           |             | 5.4           |           |                        |
| $\mathbf{e}_{n}$  | Input voltage noise                            | f = 0.1 Hz to 10                                                                     |                               |             | 1.74          |           | $\mu V_{PP}$           |
|                   | Input voltage noise density                    | f = 1 kHz                                                                            |                               |             | 4.5           |           | nV/√ <del>Hz</del>     |
| In                | Input current noise density                    | f = 1 kHz                                                                            |                               |             | 3             |           | fA/√ <del>Hz</del>     |
| OFFSET            | VOLTAGE                                        | - 1                                                                                  |                               |             |               |           |                        |
|                   |                                                | V <sub>S</sub> = ±2.25 V to                                                          | ±18 V                         |             | ±0.5          | ±2        | mV                     |
| V <sub>OS</sub>   | Input offset voltage                           | $V_S = \pm 2.25 \text{ V to}$<br>$T_A = -40^{\circ}\text{C to} + 10^{\circ}\text{C}$ | ±18 V<br>85°C <sup>(2)</sup>  |             | 2             |           | μV/°C                  |
| PSRR              | Power-supply rejection ratio                   | V <sub>S</sub> = ±2.25 V to                                                          | ±18 V                         |             | 3             | 8         | μV/V                   |
| INPUT BI          | AS CURRENT                                     | <u>.</u>                                                                             |                               |             |               |           |                        |
| I <sub>B</sub>    | Input bias current                             | V <sub>CM</sub> = 0 V                                                                |                               |             | ±10           |           | pA                     |
| I <sub>OS</sub>   | Input offset current                           | V <sub>CM</sub> = 0 V                                                                |                               |             | ±10           |           | pA                     |
| INPUT VO          | OLTAGE RANGE                                   |                                                                                      |                               |             |               |           |                        |
| $V_{CM}$          | Common-mode voltage range                      |                                                                                      |                               | (V-) + 0.5  |               | (V+) - 2  | V                      |
| CMRR              | Common-mode rejection ratio                    |                                                                                      |                               | 100         | 110           |           | dB                     |
| INPUT IM          | IPEDANCE                                       | T                                                                                    |                               | 1           |               |           |                        |
|                   | Differential                                   |                                                                                      |                               |             | 100    6      |           | MΩ    pF               |
|                   | Common-mode                                    |                                                                                      |                               |             | 6000    2     |           | $G\Omega \parallel pF$ |
| OPEN-LC           | OOP GAIN                                       |                                                                                      |                               |             |               |           |                        |
| A <sub>OL</sub>   | Open-loop voltage gain                         | $(V-) + 0.8 V \le V$ $R_L = 2 k\Omega$                                               | / <sub>O</sub> ≤ (V+) − 0.8 V | 106         | 114           |           | dB                     |
| OUTPUT            |                                                |                                                                                      |                               |             |               | 1         |                        |
| V <sub>OUT</sub>  | Voltage output                                 | $R_L = 2 k\Omega$                                                                    |                               | (V-) + 0.8  |               | V+) - 0.8 | V                      |
| I <sub>OUT</sub>  | Output current                                 |                                                                                      |                               |             | Characteristi |           | mA                     |
| Z <sub>O</sub>    | Open-loop output impedance                     | f = 1 MHz                                                                            |                               | See Typical | Characteristi | cs curves | Ω                      |
| I <sub>SC</sub>   | Short-circuit current <sup>(3)</sup>           |                                                                                      |                               |             | 50/–50        |           | mA                     |
| C <sub>LOAD</sub> | Capacitive load drive                          |                                                                                      |                               |             | 100           |           | pF                     |

<sup>(1)</sup> Full-power bandwidth = SR /  $(2\pi \times V_P)$ , where SR = slew rate. (2) Specified by design and characterization (3) One channel at a time



# Electrical Characteristics: $V_S = \pm 15 \text{ V}$ (continued)

at T<sub>A</sub> = 25°C, R<sub>L</sub> = 2 k $\Omega$ , and V<sub>CM</sub> = V<sub>OUT</sub> = midsupply, unless otherwise noted

|       | PARAMETER         | TEST CONDITIONS                                                                      | MIN         | TYP | MAX | UNIT |
|-------|-------------------|--------------------------------------------------------------------------------------|-------------|-----|-----|------|
| POWER | R SUPPLY          |                                                                                      |             |     |     |      |
| Vs    | Specified voltage |                                                                                      | ±2.25       |     | ±18 | V    |
|       | Quiescent current | I <sub>OUT</sub> = 0 A                                                               |             | 2   | 2.5 | mA   |
| IQ    | (per channel)     | $I_{OUT} = 0 \text{ A}$<br>$T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}^{(2)}$ |             |     | 2.8 | mA   |
| TEMPE | RATURE            |                                                                                      |             |     |     |      |
|       | Specified range   |                                                                                      | -40         |     | 85  | °C   |
|       | Operating range   |                                                                                      | <b>–</b> 55 |     | 125 | °C   |



# 6.7 Typical Characteristics

at  $T_A$  = 25°C,  $V_S$  = ±15 V, and  $R_L$  = 2 k $\Omega$ , unless otherwise noted



## TEXAS INSTRUMENTS

# Typical Characteristics (接下页)

at  $T_A$  = 25°C,  $V_S$  = ±15 V, and  $R_L$  = 2 k $\Omega$ , unless otherwise noted





www.ti.com.cn ZHCSG25 – F

# Typical Characteristics (接下页)





# TEXAS INSTRUMENTS

# Typical Characteristics (接下页)

at  $T_A$  = 25°C,  $V_S$  = ±15 V, and  $R_L$  = 2 k $\Omega$ , unless otherwise noted





# Typical Characteristics (接下页)

at  $T_A$  = 25°C,  $V_S$  = ±15 V, and  $R_L$  = 2 k $\Omega$ , unless otherwise noted





#### 7 Detailed Description

#### 7.1 Overview

The OPA167x devices are unity-gain stable, dual— and quad-channel op amps with low noise and distortion. The *Functional Block Diagram* shows a simplified schematic of the OPA167x (one channel shown). The device consists of a low noise input stage with a folded cascode and a rail-to-rail output stage. This topology exhibits superior noise and distortion performance across a wide range of supply voltages that are not delivered by legacy commodity audio operational amplifiers.

# 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Phase Reversal Protection



图 31. Output Waveform Devoid of Phase Reversal During an Input Overdrive Condition



## Feature Description (接下页)

#### 7.3.2 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

A good understanding of this basic ESD circuitry and the relevance to an electrical overstress event is helpful. 32 illustrates the ESD circuits contained in the OPA167x (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.



图 32. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application

An ESD event produces a short-duration, high-voltage pulse that is transformed into a short-duration, high-current pulse when discharging through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent damage. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more amplifier device pins, current flows through one or more steering diodes. Depending on the path that the current takes, the absorption device can activate. The absorption device has a trigger, or threshold voltage, that is above the normal operating voltage of the OPA167x but below the device breakdown voltage level. When this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.



## Feature Description (接下页)

When the operational amplifier connects into a circuit (see 
32), the ESD protection components are intended to remain inactive and do not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. If this condition occurs, there is a risk that some internal ESD protection circuits can turn on and conduct current. Any such current flow occurs through steering-diode paths and rarely involves the absorption device.

32 shows a specific example where the input voltage ( $V_{IN}$ ) exceeds the positive supply voltage (V+) by 500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If V+ can sink the current, one of the upper input steering diodes conducts and directs current to V+. Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the data sheet specifications recommend that applications limit the input current to 10 mA.

If the supply is not capable of sinking the current,  $V_{IN}$  can begin sourcing current to the operational amplifier and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings.

Another common question involves what happens to the amplifier if an input signal is applied to the input when the power supplies (V+ or V-) are at 0 V. Again, this question depends on the supply characteristic when at 0 V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the input source supplies the operational amplifier current through the current-steering diodes. This state is not a normal bias condition; most likely, the amplifier does not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

If there is any uncertainty about the ability of the supply to absorb this current, add external Zener diodes to the supply pins; see 32. Select the Zener voltage so that the diode does not turn on during normal operation. However, the Zener voltage must be low enough so that the Zener diode conducts if the supply pin begins to rise above the safe-operating, supply-voltage level.

#### 7.3.3 EMI Rejection Ratio (EMIRR)

The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many operational amplifiers is a change in the offset voltage as a result of RF signal rectification. An operational amplifier that is more efficient at rejecting this change in offset as a result of EMI has a higher EMIRR and is quantified by a decibel value. Measuring EMIRR can be performed in many ways, but this document provides the EMIRR IN+, which specifically describes the EMIRR performance when the RF signal is applied to the noninverting input pin of the operational amplifier. In general, only the noninverting input is tested for EMIRR for the following three reasons:

- Operational amplifier input pins are known to be the most sensitive to EMI, and typically rectify RF signals better than the supply or output pins.
- The noninverting and inverting operational amplifier inputs have symmetrical physical layouts and exhibit nearly matching EMIRR performance.
- EMIRR is easier to measure on noninverting pins than on other pins because the noninverting input pin can
  be isolated on a printed-circuit-board (PCB). This isolation allows the RF signal to be applied directly to the
  noninverting input pin with no complex interactions from other components or connecting PCB traces.

A more formal discussion of the EMIRR IN+ definition and test method is provided in the *EMI Rejection Ratio of Operational Amplifiers* application report, available for download at www.ti.com.

The EMIRR IN+ of the OPA167x is plotted versus frequency in 33. If available, any dual and quad operational amplifier device versions have nearly identical EMIRR IN+ performance. The OPA167x unity-gain bandwidth is 16 MHz. EMIRR performance below this frequency denotes interfering signals that fall within the operational amplifier bandwidth.



# Feature Description (接下页)



图 33. OPA167x EMIRR vs Frequency

表 1 lists the EMIRR IN+ values for the OPA167x at particular frequencies commonly encountered in real-world applications. Applications listed in 表 1 can be centered on or operated near the particular frequency shown. This information can be of special interest to designers working with these types of applications, or working in other fields likely to encounter RF interference from broad sources, such as the industrial, scientific, and medical (ISM) radio band.

#### 表 1. OPA167x EMIRR IN+ for Frequencies of Interest

| FREQUENCY | APPLICATION OR ALLOCATION                                                                                 | EMIRR IN+ |
|-----------|-----------------------------------------------------------------------------------------------------------|-----------|
| 400 MHz   | Mobile radio, mobile satellite, space operation, weather, radar, UHF                                      | 36 dB     |
| 900 MHz   | GSM, radio communication and navigation, GPS (to 1.6 GHz), ISM, aeronautical mobile, UHF                  | 42 dB     |
| 1.8 GHz   | GSM, mobile personal comm. broadband, satellite, L-band                                                   | 52 dB     |
| 2.4 GHz   | 802.11b/g/n, Bluetooth™, mobile personal comm., ISM, amateur radio and satellite, S-band                  | 64 dB     |
| 3.6 GHz   | Radiolocation, aero comm./nav., satellite, mobile, S-band                                                 | 67 dB     |
| 5 GHz     | 802.11a/n, aero communication and navigation, mobile communication, space and satellite operation, C-band | 77 dB     |

#### 7.3.3.1 EMIRR IN+ Test Configuration

₹ 34 shows the circuit configuration for testing the EMIRR IN+. An RF source is connected to the operational amplifier noninverting input pin using a transmission line. The operational amplifier is configured in a unity-gain buffer topology with the output connected to a low-pass filter (LPF) and a digital multimeter (DMM). A large impedance mismatch at the operational amplifier input causes a voltage reflection; however, this effect is characterized and accounted for when determining the EMIRR IN+. The resulting dc offset voltage is sampled and measured by the multimeter. The LPF isolates the multimeter from residual RF signals that can interfere with multimeter accuracy. See the EMI Rejection Ratio of Operational Amplifiers application report for more details.



图 34. EMIRR IN+ Test Configuration Schematic

#### 7.4 Device Functional Modes

## 7.4.1 Operating Voltage

The OPA167x series op amps operate from  $\pm 2.25$  V to  $\pm 18$  V supplies while maintaining excellent performance. The OPA167x series can operate with as little as 4.5 V between the supplies and with up to 36 V between the supplies. However, some applications do not require equal positive and negative output voltage swing. With the OPA167x series, power-supply voltages are not required to be equal. For example, the positive supply can be set to 25 V with the negative supply at -5 V.

In all cases, the common-mode voltage must be maintained within the specified range. In addition, key parameters are ensured over the specified temperature range of  $T_A = -40^{\circ}\text{C}$  to +85°C. Parameters that vary significantly with operating voltage or temperature are shown in the *Typical Characteristics* section.



# 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

#### 8.1.1 Capacitive Loads

The dynamic characteristics of the OPA167x series are optimized for commonly encountered gains, loads, and operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor ( $R_S$  equal to 50  $\Omega$ , for example) in series with the output.

This small series resistor also prevents excess power dissipation if the output of the device becomes shorted. For more details about analysis techniques and application circuits, see the *Feedback Plots Define Op Amp AC Performance* application report, available for download from the TI website (www.ti.com).

# TEXAS INSTRUMENTS

#### 8.2 Typical Application

Contact microphones are useful for amplifying the sound of musical instruments which do not contain electrical pickups, such as acoustic guitars and violins. Most contact microphones use a piezo element to convert vibrations in the body of the musical instrument to a voltage which may be amplified or recorded. The low noise and low input bias current of the OPA1678 make the device an excellent choice for high impedance preamplifiers for piezo elements. This preamplifier circuit provides high input impedance for the piezo element but has low output impedance for driving long cable runs. The circuit is also designed to be powered from 48-V phantom power which is commonly available in professional microphone preamplifiers and recording consoles.

A TINA-TI ™ simulation schematic of the circuit below is available in the *Tools and Software* section of the OPA167x product folder.



Copyright © 2017, Texas Instruments Incorporated

图 35. Phantom-Powered Preamplifier for Piezo Contact Microphones

#### 8.2.1 Design Requirements

• -3 dB Bandwidth: 20 Hz to 20 kHz

Gain: 20 dB (10 V/V)

Piezo Element Capacitance: 8 nF (9-kHz resonance)



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Power Supply

In professional audio systems, phantom power is applied to the two signal lines which carry a differential audio signal from the microphone. So 36 is a diagram of the system showing 48-V phantom power applied to the differential signal lines between the piezo preamplifier output and the input of a professional microphone preamplifier.



图 36. System Diagram Showing the Application of Phantom Power to the Audio Signal Lines

A voltage divider is used to extract the common-mode phantom power from the differential audio signal in this type of system. The voltage at center point of the voltage divider formed by R1 and R2 does not change when audio signals are present on the signal lines (assuming R1 and R2 are matched). A Zener diode forces the voltage at the center point of R1 and R2 to a regulated voltage. The values of R1 and R2 is determined by the allowable voltage drop across these resistors from the current delivered to both op amp channels and the Zener diode. There are two power supply current pathways in parallel, each sharing half the total current of the op amp and Zener diode. Resistors R1 and R2 can be calculated using:

$$R_1 = R_2 = R_{PS}$$

$$\frac{V_{ZD}}{\left(\frac{I_{OPA}}{2} + \frac{I_{ZD}}{2}\right)} - 6.8 \text{ k}\Omega = R_{PS}$$

A 24-V Zener diode is selected for this design, and 1 mA of current flows through the diode at idle conditions to maintain the reverse-biased condition of the Zener. The maximum idle power supply current of both op amp channels is 5 mA. Inserting these values into gives the values for R1 and R2 shown in .

$$\frac{24V}{\left(\frac{I_{OPA}}{2} + \frac{I_{ZD}}{2}\right)} - 6.8 \text{ k}\Omega = \frac{24V}{\left(\frac{5.0 \text{ mA}}{2} + \frac{1.0 \text{ mA}}{2}\right)} - 6.8 \text{ k}\Omega = 1.2 \text{ k}\Omega = R_{PS}$$

Using a value of  $1.2~k\Omega$  for resistors R1 and R2 establishes a 1-mA current through the Zener diode and properly regulate the node to 24 V. Capacitor C1 forms a low-pass filter with resistors R1 and R2 to filter the Zener diode noise and any residual differential audio signals. Mismatch in the values of R1 and R2 causes a portion of the audio signal to appear at the voltage divider center point. The corner frequency of the low-pass filter must be set below the audio band, as shown in .

$$C_1 \geq \frac{1}{2 \cdot \pi \cdot R_1 \mid\mid R_2 \cdot f_{-3dB}} \geq \frac{1}{2 \cdot \pi \cdot 600 \; \Omega \cdot 20 \; Hz} \geq 13 \; \mu F \rightarrow 22 \; \mu F$$

A  $22-\mu F$  capacitor is selected because the capacitor meets the requirements for power supply filtering and is a widely available denomination. A  $0.1-\mu F$  capacitor (C2) is added in parallel with C1 as a high-frequency bypass capacitor.



#### 8.2.2.2 Input Network

Resistors R3 and R4 provide a pathway for the input bias current of the OPA1678 while maintaining the high input impedance of the circuit. The values of R3 and R4 are determined by the contact microphone capacitance and the

low-frequency response. The -3-dB frequency formed by the microphone capacitance and amplifier input impedance is given in :

$$F_{-3dB} = \frac{1}{2 \cdot \pi \cdot (R_3 + R_4) \cdot C_{MIC}} \le 20 \text{ Hz}$$

A piezo element with 8 nF of capacitance was selected for this design because the 9-kHz resonance is towards the upper end of the audible bandwidth and is less likely to affect the frequency response of many musical instruments. The minimum value for resistors R3 and R4 is then calculated with 公式 1:

$$R_{3} = R_{4} = R_{IN}$$
 
$$R_{IN} \ge \frac{1}{4 \cdot \pi \cdot F_{-3dB} \cdot C_{MIC}} \ge \frac{1}{4 \cdot \pi \cdot 20 \text{ Hz} \cdot 8 \text{ nF}} \ge 497.4 \text{ k}\Omega$$
 (1)

 $1\text{-}M\Omega$  resistors are selected for R3 and R4 to ensure the circuit meets the design requirements for -3-dB bandwidth. The center point of resistors R3 and R4 is biased to half the supply voltage through the voltage divider formed by R5 and R6. This sets the input common-mode voltage of the circuit to a value within the input voltage range of the OPA1678. Piezo elements can produce very large voltages if the elements are struck with sufficient force. To prevent damage, the input of the OPA1678 is protected by a transient voltage suppressor (TVS) diode placed across the preamplifier inputs. The TPD1E1B04 TVS was selected due to low capacitance and the 6.4-V clamping voltage does not clamp the desired low amplitude vibration signals. Resistors R14 and R15 limit current flow into the amplifier inputs in the event that the internal protection diodes of the amplifier are forward-biased.

#### 8.2.2.3 Gain

The gain of the preamplifier circuit is determined by R7, R8, and R9. The gain of the circuit is given in 公式 2:

$$A_{V} = 1 + \frac{R_7 + R_9}{R_8} = 10 \text{ V/V}$$
 (2)

Resistors R7 and R9 are selected to be 2  $k\Omega$  to avoid loading the output of the OPA1678 and producing distortion. The value of R8 is then calculated in  $\Delta \vec{3}$ :

$$R_8 = \frac{R_7 + R_9}{A_V - 1} = \frac{2 k\Omega + 2 k\Omega}{10 - 1} = 444.4 \Omega \rightarrow 442 \Omega$$
(3)

Capacitors C3 and C4 are used to limited the bandwidth of the circuit so that signals outside the audio bandwidth are not amplified. The corner frequency produced by capacitors C3 and C4 is given in 公式 4. This corner frequency should be above the desired –3 dB bandwidth point to avoid attenuating high frequency audio signals.

$$C_{3} = C_{4} = C_{FB}$$

$$C_{FB} \le \frac{1}{2 \cdot \pi \cdot F_{-3dB} \cdot R_{7/9}} \le \frac{1}{2 \cdot \pi \cdot 20 \text{ kHz} \cdot 2 \text{ k}\Omega} \le 3.98 \text{ nF}$$
(4)

390-pF capacitors are selected for C3 and C4, which places the corner frequency approximately 1 decade above the desired –3 dB bandwidth point. Capacitors C3 and C4 must be NP0 / C0G type ceramic capacitors or film capacitors. Other ceramic dielectrics, such as X7R, are not suitable for these capacitors and produces distortion.

Typical Application (接下页)

#### 0004 004004 Notes

# 8.2.2.4 Output Network

The audio signal is AC-coupled onto the microphone signal lines through capacitors C5 and C6. The value of capacitors C5 and C6 are determined by the low-frequency design requirements and the input impedance of the microphone preamplifier which connect to the output of the circuit.  $\Delta \pm 5$  gives an approximation of the capacitor value requirements, and neglects the effects of R10, R11, R12, and R13 on the frequency response. 4.4 k $\Omega$  is used as a typical value for microphone preamplifier input impedance ( $R_{\text{IN MIC}}$ ) for the calculation.

$$C_{5} = C_{6} = C_{OUT}$$
 
$$C_{OUT} \ge \frac{2}{2 \cdot \pi \cdot R_{IN\_MIC} \cdot 20 \text{ Hz}} \ge \frac{2}{2 \cdot \pi \cdot 4.4 \text{ k}\Omega \cdot 20 \text{ Hz}} \ge 3.6 \text{ \muF}$$
 (5)

For simplicity, the same 22- $\mu$ F capacitors selected for the power supply filtering are selected for C5 and C6 to satisfy  $\Delta \vec{x}$  5. At least 50-V rated capacitors must be used for C5 and C6. If polarized capacitors are used, the positive terminal must be oriented towards the microphone preamplifier. Resistors R10 and R11 isolate the op amp outputs from the capacitances of long cables which may cause instability. R12 and R13 discharge AC-coupling capacitors C4 and C5 when phantom power is removed.

#### 8.2.3 Application Curves

The frequency response of the preamplifier circuit is shown in ₹37. The −3-dB frequencies are 15.87 Hz and 181.1 kHz which meet the design requirements. The gain within the passband of the circuit is 18.9 dB, slightly below the design goal of 20 dB. The reduction in gain is is a result of the voltage division between the output resistors of the piezo preamplifier circuit and the input impedance of the microphone preamplifier. The A-weighted noise of the circuit (referred to the input) is 842.2 nV<sub>RMS</sub> or −119.27 dBu.



图 37. Frequency Response of the Preamplifier Circuit for a 8-nF Piezo Element

#### 8.2.4 Other Applications

The low noise and distortion of the OPA167x series make the devices well-suited for a variety of applications in professional and consumer audio products. The examples shown here are possible applications where the OPA167x provides exceptional performance.

#### 8.2.4.1 Phono Preamplifier for Moving Magnet Cartridges

The noise and distortion performance of the OPA167x family of amplifiers is exceptional in applications with high source impedances, which makes these devices an excellent choice in preamplifier circuits for moving magnet (MM) phono cartridges. 8 38 illustrates a preamplifier circuit for MM cartridges with 40 dB of gain at 1 kHz.



Copyright © 2017, Texas Instruments Incorporated

图 38. Phono Preamplifier for Moving Magnet Cartridges (Single-Channel Shown)

#### 8.2.4.2 Single-Supply Electret Microphone Preamplifier

The preamplifier circuit shown in 39 operates the OPA1678 as a transimpedance amplifier which converts the output current from the electret microphone's internal JFET into a voltage. The gain of the circuit is determined by resistor R4. Resistors R2 and R3 bias the input voltage to half the power supply voltage for proper functionality on a single-supply.



Copyright © 2017, Texas Instruments Incorporated

图 39. Single-Supply Electret Microphone Preamplifier



### 8.2.4.3 Composite Headphone Amplifier

₹ 40 shows the BUF634 buffer inside the feedback loop of the OPA1678 to increase the available output current for low-impedance headphones. If the BUF634 is used in wide-bandwidth mode, no additional components beyond the feedback resistors are required to maintain loop stability.



图 40. Composite Headphone Amplifier (Single-Channel Shown)

### 8.2.4.4 Differential Line Receiver With AC-Coupled Outputs

₹ 41 shows the OPA1678 used as an integrator which drives the reference pin of the INA1650, forcing the output DC voltage to 0 V. This configuration is an alternative to large AC-coupling capacitors which may distort at high output levels. The low input bias current and low input offset voltage of the OPA1678 make the device especially well-suited for integrator applications.





图 41. Differential Line Receiver With AC-Coupled Outputs

# 9 Power Supply Recommendations

The OPA167x are specified for operation from 4.5 V to 36 V (±2.25 V to ±18 V); many specifications apply from –40°C to +85°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics* section. Applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1-µF capacitors are adequate.

### 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good printed-circuit board (PCB) layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and of op amp itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces electromagnetic interference (EMI) noise pickup. Physically
  separate digital and analog grounds, observing the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If
  these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to
  in parallel with the noisy trace.
- Place the external components as close to the device as possible. As illustrated in 

   42, keeping R<sub>F</sub> and R<sub>G</sub> close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit can experience performance shifts resulting from moisture ingress into the
  plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to
  remove moisture introduced into the device packaging during the cleaning process. A low temperature, postcleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

#### 10.2 Layout Example





图 42. Operational Amplifier Board Layout for Noninverting Configuration

# 10.3 Power Dissipation

The OPA167x series op amps are capable of driving  $2-k\Omega$  loads with a power-supply voltage up to  $\pm 18$  V and full operating temperature range. Internal power dissipation increases when operating at high supply voltages. Copper leadframe construction used in the OPA167x series op amps improves heat dissipation compared to conventional materials. Circuit board layout can also help minimize junction temperature rise. Wide copper traces help dissipate the heat by acting as an additional heat sink. Temperature rise can be further minimized by soldering the devices to the circuit board rather than using a socket.

#### 11 器件和文档支持

#### 11.1 器件支持

#### 11.1.1 开发支持

#### 11.1.1.1 TINA-TI™ (免费软件下载)

TINA™是一款简单、功能强大且易于使用的电路仿真程序,此程序基于 SPICE 引擎。 TINA-TI™ 是 TINA 软件的一款免费全功能版本,除了一系列无源和有源模型外,此版本软件还预先载入了一个宏模型库。TINA-TI 提供所有传统的 SPICE 直流、瞬态和频域分析以及其他设计功能。

TINA-TI 可通过 WEBENCH 设计中心免费下载<sup>®</sup>,并且可提供广泛的后处理功能,允许用户以各种方式设置结果的格式。虚拟仪器提供选择输入波形和探测电路节点、电压和波形的功能,从而创建一个动态的快速入门工具。

注

这些文件需要安装 TINA 软件(由 DesignSoft™提供)或者 TINA-TI 软件。请从 TINA-TI 文件夹 中下载免费的 TINA-TI 软件。

#### 11.1.1.2 DIP 适配器 EVM

DIP 适配器 EVM 工具提供了一种针对小型表面贴装器件进行原型设计的简易低成本方法。该评估工具适用于以下 TI 封装: D 或 U (SOIC-8)、PW (TSSOP-8)、DGK (VSSOP-8)、DBV (SOT-23-6、SOT-23-5 和 SOT-23-3)、DCK (SC70-6 和 SC70-5) 和 DRL (SOT563-6)。DIP 适配器 EVM 也可搭配引脚排使用或直接与现有电路相连。

#### 11.1.1.3 通用运算放大器评估模块 (EVM)

通用运放 EVM 是一系列通用空白电路板,可简化采用各种器件封装类型的电路板原型设计。借助评估模块电路板设计,可以轻松快速地构造多种不同电路。共有 5 个模型可供选用,每个模型都对应一种特定封装类型。支持PDIP、SOIC、VSSOP、TSSOP 和 SOT-23 封装。

注

这些电路板均为空白电路板,用户必须自行提供相关器件。TI 建议您在订购通用运放 EVM时申请几个运放器件样品。

#### 11.1.1.4 TI 高精度设计

TI 高精度设计是由 TI 公司高精度模拟 应用 专家创建的模拟解决方案,提供了许多实用电路的工作原理、组件选择、仿真、完整印刷电路板 (PCB) 电路原理图和布局布线、物料清单以及性能测量结果。欲获取 TI 高精度设计,请访问 http://www.ti.com.cn/ww/analog/precision-designs/。

#### 11.1.1.5 WEBENCH<sup>®</sup>滤波器设计器

WEBENCH® 滤波器设计器是一款简单、功能强大且便于使用的有源滤波器设计程序。借助WEBENCH 滤波设计器,用户可使用精选 TI 运算放大器和 TI 供应商合作伙伴提供的无源组件来打造最佳滤波器设计方案。

WEBENCH® 设计中心以基于网络的工具形式提供 WEBENCH® 滤波器设计器。用户通过该工具可在短时间内完成多级有源滤波器解决方案的设计、优化和仿真。

#### 11.2 文档支持

#### 11.2.1 相关文档

使用 OPA167x 时,建议参考下列相关文档。除非另外注明,否则这些文档均可从 www.ti.com 下载。

- 《放大器源电阻和噪声注意事项》
- 《运算放大器的单电源操作》
- 《运算放大器性能分析》
- 《用直观方式补偿互阻抗放大器》
- 《在放大器中进行调优》

# TEXAS INSTRUMENTS

#### 文档支持 (接下页)

- 《反馈曲线图定义运算放大器交流性能》
- 《适用于专业音频的有源音量控制》

#### 11.3 相关链接

下面的表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

表 2. 相关链接

| 器件      | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持与社区 |
|---------|-------|-------|-------|-------|-------|
| OPA1678 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| OPA1679 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

#### 11.4 接收文档更新通知

如需接收文档更新通知,请访问 ti.com 上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

## 11.5 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.6 商标

TINA-TI, E2E are trademarks of Texas Instruments.

SoundPlus is a trademark of Texas Instruments Incorporated.

WEBENCH is a registered trademark of Texas Instruments.

TINA, DesignSoft are trademarks of DesignSoft, Inc.

is a trademark of ~ Texas Instruments.

is a registered trademark of ~ Texas Instruments.

#### 11.7 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



# PACKAGE OPTION ADDENDUM

28-Mar-2017

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| OPA1678IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 85    | 1AW7                 | Samples |
| OPA1678IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG          | Level-2-260C-1 YEAR | -40 to 85    | 1AW7                 | Samples |
| OPA1678IDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | OP1678               | Samples |
| OPA1679IDR       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | OPA1679              | Samples |
| OPA1679IPWR      | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | OPA1679              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

28-Mar-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

# PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司